Philips HEF4069UBU, HEF4069UBT, HEF4069UBPB, HEF4069UBP, HEF4069UBDB Datasheet

...
DATA SH EET
Product specification File under Integrated Circuits, IC04
January 1995
INTEGRATED CIRCUITS
HEF4069UB gates
For a complete data sheet, please also download:
The IC04 LOCMOS HE4000B Logic Family Specifications HEF, HEC
The IC04 LOCMOS HE4000B Logic Package Outlines/Information HEF, HEC
January 1995 2
Philips Semiconductors Product specification
Hex inverter
HEF4069UB
gates
DESCRIPTION
The HEF4069UB is a general purpose hex inverter. Each of the six inverters is a single stage.
Fig.1 Functional diagram.
HEF4069UBP(N): 14-lead DIL; plastic
(SOT27-1)
HEF4069UBD(F): 14-lead DIL; ceramic (cerdip)
(SOT73)
HEF4069UBT(D): 14-lead SO; plastic
(SOT108-1)
( ): Package Designator North America
Fig.2 Pinning diagram.
Fig.3 Schematic diagram (one inverter).
FAMILY DATA, IDDLIMITS category GATES
See Family Specifications for V
IH/VIL
unbuffered stages
January 1995 3
Philips Semiconductors Product specification
Hex inverter
HEF4069UB
gates
AC CHARACTERISTICS
V
SS
= 0 V; T
amb
=25°C; CL= 50 pF; input transition times 20 ns
V
DD
V
SYMBOL TYP. MAX.
TYPICAL EXTRAPOLATION FORMULA
Propagation delays 5 45 90 ns 18 ns + (0,55 ns/pF) C
L
In→ O
n
10 t
PHL
20 40 ns 9 ns + (0,23 ns/pF) C
L
HIGH to LOW 15 15 25 ns 7 ns + (0,16 ns/pF) C
L
54080ns13ns+(0,55 ns/pF) C
L
LOW to HIGH 10 t
PLH
20 40 ns 9 ns + (0,23 ns/pF) C
L
15 15 30 ns 7 ns + (0,16 ns/pF) C
L
Output transition times 5 60 120 ns 10 ns + (1,0 ns/pF) C
L
HIGH to LOW 10 t
THL
30 60 ns 9 ns + (0,42 ns/pF) C
L
15 20 40 ns 6 ns + (0,28 ns/pF) C
L
5 60 120 ns 10 ns + (1,0 ns/pF) C
L
LOW to HIGH 10 t
TLH
30 60 ns 9 ns + (0,42 ns/pF) C
L
15 20 40 ns 6 ns + (0,28 ns/pF) C
L
V
DD
V
TYPICAL FORMULA FOR P (µW)
Dynamic power 5 600 f
i
+∑(foCL) × V
DD
2
where
dissipation per 10 4 000 f
i
+∑(foCL) × V
DD
2
fi= input freq. (MHz)
package (P) 15 22 000 f
i
+∑(foCL) × V
DD
2
fo= output freq. (MHz) C
L
= load capacitance (pF)
(f
oCL
) = sum of outputs
V
DD
= supply voltage (V)
Loading...
+ 4 hidden pages