Philips HEF4053BU, HEF4053BT, HEF4053BPB, HEF4053BP, HEF4053BD Datasheet

DATA SH EET
Product specification File under Integrated Circuits, IC04
January 1995
INTEGRATED CIRCUITS
HEF4053B MSI
For a complete data sheet, please also download:
The IC04 LOCMOS HE4000B Logic Family Specifications HEF, HEC
The IC04 LOCMOS HE4000B Logic Package Outlines/Information HEF, HEC
January 1995 2
Philips Semiconductors Product specification
Triple 2-channel analogue multiplexer/demultiplexer
HEF4053B
MSI
DESCRIPTION
The HEF4053B is a triple 2-channel analogue multiplexer/demultiplexer with a common enable input (E). Each multiplexer/demultiplexer has two independent inputs/outputs (Y0and Y1), a common input/output (Z), and select inputs (Sn). Each also contains two-bidirectional analogue switches, each with one side connected to an independent input/output (Y0and Y1) and the other side connected to a common input/output (Z).
With
E LOW, one of the two switches is selected (low impedance ON-state) by Sn. WithE HIGH, all switches are in the high impedance OFF-state, independent of SAto SC.
VDDand VSSare the supply voltage connections for the digital control inputs (SAto SC and E). The VDDto VSSrange is 3 to 15 V. The analogue inputs/outputs (Y0,Y1 and Z) can swing between VDDas a positive limit and VEEas a negative limit. VDD−VEEmay not exceed 15 V.
For operation as a digital multiplexer/demultiplexer, VEEis connected to VSS(typically ground).
FAMILY DATA, I
DD
LIMITS category MSI
See Family Specifications
Fig.1 Functional diagram.
January 1995 3
Philips Semiconductors Product specification
Triple 2-channel analogue multiplexer/demultiplexer
HEF4053B
MSI
HEF4053BP(N): 16-lead DIL; plastic
(SOT38-1)
HEF4053BD(F): 16-lead DIL; ceramic (cerdip)
(SOT74)
HEF4053BT(D): 16-lead SO; plastic
(SOT109-1)
( ): Package Designator North America
Fig.2 Pinning diagram.
PINNING
FUNCTION TABLE
Notes
1. H = HIGH state (the more positive voltage)
L = LOW state (the less positive voltage) X = state is immaterial
Y
0A
to Y
0C
independent inputs/outputs
Y
1A
to Y
1C
independent inputs/outputs
S
A
to S
C
select inputs E enable input (active LOW) Z
A
to Z
C
common inputs/outputs
INPUTS CHANNEL
ON
ES
n
LL Y
0n−Zn
LH Y
1n−Zn
H X none
RATINGS
Limiting values in accordance with the Absolute Maximum System (IEC 134)
Note
1. To avoid drawing V
DD
current out of terminal Z, when switch current flows into terminals Y, the voltage drop across the bidirectional switch must not exceed 0,4 V. If the switch current flows into terminal Z, no VDDcurrent will flow out of terminals Y, in this case there is no limit for the voltage drop across the switch, but the voltages at Y and Z may not exceed VDDor VEE.
Supply voltage (with reference to VDD)V
EE
18 to + 0,5 V
Fig.3 Schematic diagram (one switch).
Loading...
+ 6 hidden pages