Philips Semiconductors Programmable Logic Devices Product specification
10H20EV8/10020EV8ECL programmable array logic
113
October 22, 1993 853–1423 11164
DESCRIPTION
The 10H20EV8/10020EV8 is an ultra
high-speed universal ECL PAL
device.
Combining versatile output macrocells with a
standard AND/OR single programmable
array, this device is ideal in implementing a
user’s custom logic. The use of Philips
Semiconductors state-of-the-art bipolar oxide
isolation process enables the
10H20EV8/10020EV8 to achieve optimum
speed in any design. The SNAP design
software package from Philips
Semiconductors simplifies design entry
based upon Boolean or state equations.
The 10H20EV8/10020EV8 is a two-level logic
element comprised of 11 fixed inputs, an
input pin that can either be used as a clock or
12th input, 90 AND gates, and 8 Output Logic
Macrocells. Each Output Macrocell can be
individually configured as a dedicated input,
dedicated output with polarity control, a
bidirectional I/O, or as a registered output
that has both output polarity control and
feedback to the AND array. This gives the
part the capability of having up to 20 inputs
and eight outputs.
The 10H20EV8/10020EV8 has a variable
number of product terms that can be OR’d
per output. Four of the outputs have 12 AND
terms available and the other four have 8
terms per output. This allows the designer the
extra flexibility to implement those functions
that he couldn’t in a standard PAL device.
Asynchronous Preset and Reset product
terms are also included for system design
ease. Each output has a separate output
enable product term. Another feature added
for the system designer is a power-up Reset
on all registered outputs.
The 10H20EV8/10020EV8 also features the
ability to Preload the registers to any desired
state during testing. The Preload is not
affected by the pattern within the device, so
can be performed at any step in the testing
sequence. This permits full logical verification
even after the device has been patterned.
FEATURES
•Ultra high speed ECL device
– tPD = 4.5ns (max)
– t
IS
= 2.6ns (max)
– t
CKO
= 2.3ns (max)
– f
MAX
= 208MHz
•Universal ECL Programmable Array Logic
– 8 user programmable output macrocells
– Up to 20 inputs and 8 outputs
– Individual user programmable output
polarity
•Variable product term distribution allows
increased design capability
•Asynchronous Preset and Reset capability
•10KH and 100K options
•Power-up Reset and Preload function to
enhance state machine design and testing
•Design support provided via SNAP and
other CAD tools
•Security fuse for preventing design
duplication
•Available in 24-Pin 300mil-wide DIP and
28-Pin PLCC.
PIN CONFIGURATIONS
1
2
3
4
5
6
7
8
9
10
11
12 13
14
15
16
17
18
19
20
21
22
23
24
F Package
I
1
I
2
CLK/I
12
F
1
F
2
V
CO1
F
3
F
4
I
3
I
4
I
5
V
CC
I
11
I
10
F
8
F
7
V
CO2
F
6
F
5
I
9
I
8
I
7
I
6
V
EE
1234
5
6
7
8
9
10
11
12 13 14 15 16 17
18
19
20
21
22
23
24
25
262728
NC
NC
A Package
F
6
F
4
I1I
2
CLK/I
12
F
1
F
2
V
CO1
NC
F
3
I
3
I4I
5
I6I7I
8
I
9
F
5
F
8
F
7
V
CO2
NC
I
10
I11V
CC
V
EE
F = Ceramic DIP (300mil-wide)
A = Plastic Leaded Chip Carrier
ORDERING INFORMATION
DESCRIPTION ORDER CODE DRAWING NUMBER
24-Pin Ceramic Dual In-Line (300mil-wide)
10H20EV8–4F
10020EV8–4F
0586B
28-Pin Plastic Leaded Chip Carrier
10H20EV8–4A
10020EV8–4A
0401F
PAL is a registered trademark of Monolithic Memories, Inc., a wholly owned subsidiary of Advanced Micro Devices, Inc.