Electrical Characteristics (Continued)
Over recommended operating supply and temperature ranges unless otherwise specified.
Symbol Parameter Conditions Min Typ Max Units
RECEIVER SUPPLY CURRENT
I
CCRW
Receiver Supply Current C
L
=
8 pF, f=32.5 MHz 64 77 mA
Worst Case Worst Case Pattern f=37.5 MHz 70 85 mA
(
Figure 1
and
Figure 3
)f=66 MHz 110 140 mA
I
CCRZ
Receiver Supply Current Powerdown=Low
Power Down Receiver Outputs in Previous State during
Power Down Mode.
110µA
Note 1: “Absolute Maximum Ratings” are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device
should be operated at these limits. The tables of “Electrical Characteristics” specify conditions for device operation.
Note 2: Typical values are given for V
CC
=
5.0V and T
A
=
+25˚C.
Note 3: Current into device pins is defined as positive. Current out of device pins is defined as negative. Voltages are referenced to ground unless otherwise specified (except V
OD
and ∆VOD).
Note 4: ESD Rating: HBM (1.5 kΩ, 100 pF)
PLL V
CC
≥ 1000V
All Other Pins ≥ 2000V
EIAJ (0Ω, 200 pF) ≥ 150V
Note 5: V
OS
previously referred as VCM.
Transmitter Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol Parameter Min Typ Max Units
LLHT LVDS Low-to-High Transition Time (
Figure 2
) 0.75 1.5 ns
LHLT LVDS High-to-Low Transition Time (
Figure 2
) 0.75 1.5 ns
TCIT TxCLK IN Transition Time (
Figure 4
)8ns
TCCS TxOUT Channel-to-Channel Skew (Note 6) (
Figure 5
) 350 ps
TPPos0 Transmitter Output Pulse Position for Bit 0 (
Figure 16
)
f=66 MHz
−0.30 0 0.30 ns
TPPos1 Transmitter Output Pulse Position for Bit 1 1.70 (1/7)Tclk 2.50 ns
TPPos2 Transmitter Output Pulse Position for Bit 2 3.60 (2/7)Tclk 4.50 ns
TPPos3 Transmitter Output Pulse Position for Bit 3 5.90 (3/7)Tclk 6.75 ns
TPPos4 Transmitter Output Pulse Position for Bit 4 8.30 (4/7)Tclk 9.00 ns
TPPos5 Transmitter Output Pulse Position for Bit 5 10.40 (5/7)Tclk 11.10 ns
TPPos6 Transmitter Output Pulse Position for Bit 6 12.70 (6/7)Tclk 13.40 ns
TCIP TxCLK IN Period (
Figure 6
) 15 T 50 ns
TCIH TxCLK IN High Time (
Figure 6
) 0.35T 0.5T 0.65T ns
TCIL TxCLK IN Low Time (
Figure 6
) 0.35T 0.5T 0.65T ns
TSTC TxIN Setup to TxCLK IN (
Figure 6
) 5 3.5 ns
THTC TxIN Hold to TxCLK IN (
Figure 6
) 2.5 1.5 ns
TCCD TxCLK IN to TxCLK OUT Delay
@
25˚C, V
CC
=
5.0V (
Figure 8
) 3.5 8.5 ns
TPLLS Transmitter Phase Lock Loop Set (
Figure 10
)10ms
TPDD Transmitter Powerdown Delay (
Figure 14
) 100 ns
Note 6: This limit based on bench characterization.
Receiver Switching Characteristics
Over recommended operating supply and temperature ranges unless otherwise specified
Symbol Parameter Min Typ Max Units
CLHT CMOS/TTL Low-to-High Transition Time (
Figure 3
) 2.5 4.0 ns
CHLT CMOS/TTL High-to-Low Transition Time (
Figure 3
) 2.0 4.0 ns
RSKM RxIN Skew Margin (Note 7) V
CC
=
5V,T
A
=
25˚C(
Figure 17
)f=40 MHz 700 ps
f=66 MHz 600 ps
PrintDate=1998/01/07 PrintTime=09:53:21 28561 ds012888 Rev. No. 5 cmserv Proof 4
www.national.com 4