ADC08L060
8-Bit, 10 MSPS to 60 MSPS, 0.65 mW/MSPS A/D
Converter with Internal Sample-and-Hold
General Description
The ADC08L060 is a low-power, 8-bit, monolithic analog-todigital converter with an on-chip track-and-hold circuit. Optimized for low cost, low power, small size and ease of use,
this product operates at conversion rates of 10 MSPS to
60 MSPS while consuming just 0.65 mW per MHz of clock
frequency, or 39 mW at 60 MSPS. Raising the PD pin puts
the ADC08L060 into a Power Down mode where it con-
<
sumes
The unique architecture achieves 7.6 Effective Bits. The
ADC08L060 is resistant to latch-up and the outputs are
short-circuit proof. The top and bottom of the ADC08L060’s
reference ladder are available for connections, enabling a
wide range of input possibilities. The digital outputs are
TTL/CMOS compatible with a separate output power supply
pin to support interfacing with 1.8V to 3V logic. The digital
inputs (CLK and PD) are TTL/CMOS compatible.
The ADC08L060 is offered in a 24-lead plastic package
(TSSOP) and is specified over the industrial temperature
range of −40˚C to +85˚C.
1.0 mW.
Features
n Single-ended input
n Internal sample-and-hold function
n Low voltage (single +3V) operation
n Small package
n Power-down feature
Key Specifications
n Resolution8 bits
n Conversion rate60 MSPS
n DNL
n INL+0.5/−0.2 LSB (typ)
n SNR (10.1 MHz)48 dB (typ)
n ENOB (10.1 MHz)7.6 bits (typ)
n THD (10.1 MHz)−57 dB (typ)
n Latency5 Clock Cycles
n No missing codesGuaranteed
n Power Consumption
nOperating0.65 mW/MSPS (typ)
nPower down
Applications
n Digital Imaging
n Set-top boxes
n Portable Instrumentation
n Communication Systems
n X-ray imaging
n Viterbi decoders
November 2002
±
0.25 LSB (typ)
<
1.0 mW (typ)
ADC08L060 8-Bit, 10 MSPS to 60 MSPS, 0.65 mW/MSPS A/D Converter with Internal
Power Supply Rejection RatioSNR with 200 mW at 1MHz on supply45dB
2
AC ELECTRICAL CHARACTERISTICS
f
C1
f
C2
t
CL
t
CH
Maximum Conversion Rate8060MHz (min)
Minimum Conversion Rate10MHz
Minimum Clock Low Time0.62ns (min)
Minimum Clock High Time0.62ns (min)
DCClock Duty Cycle
t
OH
t
OD
Output Hold TimeCLK to Data Invalid5.2ns
Output DelayCLK to Data Transition7.1
Pipeline Delay (Latency)5Clock Cycles
t
AD
Sampling (Aperture) DelayCLK Rise to Acquisition of Data2.6ns
: all other limits TA= 25˚C (Notes 7, 8)
MAX
Typical
(Note 9)
f
= 10.1 MHz, VIN= FS − 0.25 dB7.66.9Bits
IN
f
= 29 MHz, VIN= FS − 0.25 dB7.4Bits (min)
IN
f
= 10.1 MHz, VIN= FS − 0.25 dB47.443.3dB
IN
f
= 29 MHz, VIN= FS − 0.25 dB46.1dB (min)
IN
f
= 10.1 MHz, VIN= FS − 0.25 dB4844.5dB
IN
f
= 29 MHz, VIN= FS − 0.25 dB47.2dB (min)
IN
f
= 10.1 MHz, VIN= FS − 0.25 dB59.1dBc
IN
f
= 29 MHz, VIN= FS − 0.25 dB54.5dBc
IN
f
= 10.1 MHz, VIN= FS − 0.25 dB−56.9dBc
IN
f
= 29 MHz, VIN= FS − 0.25 dB−53.3dBc
IN
f
= 10.1 MHz, VIN= FS − 0.25 dB-61.1dBc
IN
f
= 29 MHz, VIN= FS − 0.25 dB−54.9dBc
IN
f
= 10.1 MHz, VIN= FS − 0.25 dB−64.2dBc
IN
f
= 29 MHz, VIN= FS − 0.25 dB−63.1dBc
IN
f
= 11 MHz, VIN= FS − 6.25 dB
1
= 12 MHz, VIN= FS − 6.25 dB
f
2
−55dBc
DC Input1315.9mA (max)
f
= 10 MHz, VIN=FS−3dB14mA
IN
DC Input0.040.2mA (max)
f
= 10 MHz, VIN=FS−3dB4.2mA
IN
DC Input1316.1
f
= 10 MHz, VIN= FS − 3 dB, PD =
IN
Low
18.2
CLK Low, PD = Hi0.33
DC Input3948.3mW (max)
f
= 10 MHz, VIN= FS − 3 dB, PD =
IN
Low
53
CLK Low, PD = Hi0.3mW
FSE change with 2.7V to 3.3V change
in V
A
−51dB
5
95
= 60 MHz at 50% duty
CLK
Limits
(Note 9)
(Limits)
mA (max)
5.0ns (min)
9.4ns (max)
ADC08L060
Units
mW
%(min)
%(max)
www.national.com5
Converter Electrical Characteristics (Continued)
The following specifications apply for VA=VDR= +3.0VDC,VRT= +1.9V, VRB= 0.3V, CL= 10 pF, f
cycle. Boldface limits apply for T
A=TMIN
to T
ADC08L060
SymbolParameterConditions
: all other limits TA= 25˚C (Notes 7, 8)
MAX
Typical
(Note 9)
DYNAMIC PERFORMANCE
t
AJ
Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is
functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed
specifications apply only for the test conditions listed. Some performance characteristics may degrade when the device is not operated under the listed test
conditions.
Note 2: All voltages are measured with respect to GND = AGND = DR GND = 0V, unless otherwise specified.
Note 3: When the input voltage at any pin exceeds the power supplies (that is, less thanAGND or DR GND, or greater than V
be limited to 25 mA. The 50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of
25 mA to two.
Note 4: The absolute maximum junction temperature (T
junction-to-ambient thermal resistance (θ
TSSOP, θ
this device under normal operation will typically be about 49 mW (40 mW quiescent power + 4 mW reference ladder power+5mWtodrive the output bus
capacitance). The values for maximum power dissipation listed above will be reached only when the ADC08L060 is operated in a severe fault condition (e.g., when
input or output pins are driven beyond the power supply voltages, or the power supply polarity is reversed). Obviously, such conditions should always be avoided.
Note 5: Human body model is 100 pF capacitor discharged through a 1.5 kΩ resistor. Machine model is 220 pF discharged through ZERO Ohms.
Note 6: See AN-450, “Surface Mounting Methods and Their Effect on Product Reliability”.
Note 7: The analog inputs are protected as shown below. Input voltage magnitudes up to V
However, errors in the A/D conversion can occur if the input goes above V
voltage must be ≤2.8V
Aperture Jitter2ps rms
A
max) for this device is 150˚C. The maximum allowable power dissipation is dictated by TJmax, the
), and the ambient temperature (TA), and can be calculated using the formula PDMAX=(TJmax − TA)/θJA. In the 24-pin
is 92˚C/W, so PDMAX = 1,358 mW at 25˚C and 706 mW at the maximum operating ambient temperature of 85˚C. Note that the power consumption of
JA
to ensure accurate conversions.
DC
JA
J
+ 300 mV or to 300 mV below GND will not damage this device.
or below GND by more than 100 mV. For example, if VAis 2.7VDCthe full-scale input
DR
A
= 60 MHz at 50% duty
CLK
Limits
(Note 9)
or VDR), the current at that pin should
Units
(Limits)
20041707
Note 8: To guarantee accuracy, it is required that VAand VDRbe well bypassed. Each supply pin must be decoupled with separate bypass capacitors.
Note 9: Typical figures are at T
Level).
Note 10: I
voltage, V
driver power supply voltage, C
is the current consumed by the switching of the output drivers and is primarily determined by the load capacitance on the output pins, the supply
DR
, and the rate at which the outputs are switching (which is signal dependent), IDR=VDR(COxfO+C1xf1+…+C71xf7) where VDRis the output
DR
= 25˚C, and represent most likely parametric norms. Test limits are guaranteed to National’s AOQL (Average Outgoing Quality
J
is the total capacitance on any given output pin, and fnis the average frequency at which that pin is toggling.
n
www.national.com6
Loading...
+ 13 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.