The MCM6706CR is a 262,144 bit static random access memory organized
as 32,768 words of 8 bits. Static design eliminates the need for external clocks
or timing strobes.
Output enable (G
flexibility and eliminates bus contention problems.
The MCM6706CR meets JEDEC standards and is available in a revolutionary
pinout 300 mil, 32–lead surface–mount SOJ package.
• Single 5.0 V ± 10% Power Supply
• Fully Static — No Clock or Timing Strobes Necessary
• All Inputs and Outputs Are TTL Compatible
• Three State Outputs
• Fast Access Times: MCM6706CR–5 = 5 ns
• Center Power and I/O Pins for Reduced Noise
A
A
A
A
A
A
A
A
A
) is a special control feature that provides increased system
MCM6706CR–5.5 = 5.5 ns
BLOCK DIAGRAM
V
CC
V
SS
ROW
DECODER
MEMORY
MATRIX
512 ROWS x 64 x 8
COLUMNS
J PACKAGE
300 MIL SOJ
CASE 857–02
PIN ASSIGNMENT
ANC
V
V
DQ
DQ
CC
SS
DQ
DQ
W
1
A
2
A
3
A
4
E
5
6
7
8
9
10
11
12
A
13
A
14
A
15
A
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
A
A
A
G
DQ
DQ
V
V
DQ
DQ
A
A
A
A
NC
SS
CC
DQ0
INPUT
DATA
CONTROL
DQ7
E
W
G
This document contains information on a new product under development. Motorola reserves the right to change or discontinue this product without notice.
Power Supply VoltageV
Voltage Relative to VSS for Any Pin
Except V
Output CurrentI
Power DissipationP
Temperature Under BiasT
Operating TemperatureT
Storage Temperature — PlasticT
NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are
CC
exceeded. Functional operation should be restricted to RECOMMENDED
OPERATING CONDITIONS. Exposure to higher than recommended voltages for
extended periods of time could affect device reliability .
SymbolValueUnit
CC
Vin, V
out
bias
stg
out
D
A
– 0.5 to + 7.0V
– 0.5 to VCC + 0.5V
± 30mA
2.0W
– 10 to + 85°C
0 to + 70°C
– 55 to + 125°C
DC OPERA TING CONDITIONS AND CHARACTERISTICS
(VCC = 5.0 V ± 10%, TA = 0 to 70°C, Unless Otherwise Noted)
This device contains circuitry to protect the
inputs against damage due to high static voltages or electric fields; however, it is advised
that normal precautions be taken to avoid application of any voltage higher than maximum
rated voltages to this high–impedance circuit.
This BiCMOS memory circuit has been designed to meet the dc and ac specifications
shown in the tables, after thermal equilibrium
has been established. The circuit is in a test
socket or mounted on a printed circuit board
and transverse air flow of at least 500 linear feet
per minute is maintained.
RECOMMENDED OPERATING CONDITIONS
ParameterSymbolMinTypMaxUnit
Supply Voltage (Operating Voltage Range)V
Input High VoltageV
Input Low VoltageV
*VIH (max) = VCC + 0.3 V dc; VIH (max) = VCC + 2.0 V ac (pulse width ≤ 2.0 ns) or I ≤ 30.0 mA.
** VIL (min) = – 0.5 V dc @ 30.0 mA; VIL (min) = – 2.0 V ac (pulse width ≤ 2.0 ns) or I ≤ 30.0 mA.
CC
IH
IL
4.55.05.5V
2.2—
– 0.5**
—0.8V
VCC + 0.3*
DC CHARACTERISTICS
ParameterSymbolMinMaxUnit
Input Leakage Current (All Inputs, Vin = 0 to VCC)I
Output Leakage Current (E = VIH or G = VIH, V
Output High Voltage (IOH = – 4.0 mA)V
Output Low Voltage (IOL = + 8.0 mA)V
= 0 to VCC)I
out
lkg(I)
lkg(O)
OH
OL
—± 1.0µA
—± 1.0µA
2.4—V
—0.4V
POWER SUPPLY CURRENTS
ParameterSymbolMCM6706CR–5MCM6706CR–5.5UnitNotes
AC Active Supply Current
(I
= 0 mA, VCC = max, f = f
out
AC Standby Current (E = VIH, VCC = max, f = f
CMOS Standby Current (VCC = max, f = 0 MHz,
E
≥ VCC – 0.2 V, Vin ≤ VSS, or ≥ VCC – 0.2 V)
NOTES:
1. Reference AC Operating Conditions and Characteristics for input and timing (VIH/VIL, tr/tf, pulse level 0 to 3.0 V, VIH = 3.0 V).
2. All addresses transition simultaneously low (LSB) and then high (MSB).
Read Cycle Timet
Address Access Timet
Chip Enable Access Timet
Output Enable Access Timet
Output Hold from Address Changet
Chip Enable Low to Output Activet
Chip Enable High to Output High–Zt
Output Enable Low to Output Activet
Output Enable High to Output High–Zt
NOTES:
1. W
is high for read cycle.
2. Product sensitivities to noise require proper grounding and decoupling of power supplies as well as minimization or elimination of bus
contention conditions during read and write cycles.
3. All read cycle timing is referenced from the last valid address to the first transitioning address.
4. At any given voltage and temperature, t
device to device.
5. Transition is measured 200 mV from steady–state voltage with load of Figure 1b.
The table of timing values shows either a
minimum or a maximum limit for each parameter. Input requirements are specified from
the external system point of view. Thus, address setup time is shown as a minimum
since the system must supply at least that
much time. On the other hand, responses
from the memory are specified from the device point of view. Thus, the access time is
shown as a maximum since the device never
provides data later than that time.
Figure 1. AC Test Loads
MCM6706CR
3
Loading...
+ 5 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.