The MCM6226BB is a 1,048,576 bit static random access memory organized
as 131,072 words of 8 bits. Static design eliminates the need for external clocks
or timing strobes while CMOS circuitry reduces power consumption and provides
for greater reliability .
The MCM6226BB is equipped with both chip enable (E1
enable (G
) pins, allowing for greater system flexibility and eliminating bus conten-
tion problems.
The MCM6226BB is available in 300 mil and 400 mil, 32 lead surface–mount
SOJ packages.
• Single 5 V ± 10% Power Supply
• Fast Access Times: 15/17/20/25/35 ns
• Equal Address and Chip Enable Access Times
• All Inputs and Outputs are TTL Compatible
• Three State Outputs
• Low Power Operation: 190/180/165/150/130 mA Maximum, Active AC
Power Supply Voltage Relative to V
Voltage Relative to VSS for Any Pin
Except V
Output Current (per I/O)I
Power DissipationP
Temperature Under BiasT
Operating TemperatureT
Storage TemperatureT
NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are
CC
exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for
extended periods of time could affect device reliability.
SS
SymbolValueUnit
V
CC
Vin, V
out
bias
stg
out
D
A
– 0.5 to 7.0V
– 0.5 to VCC + 0.5V
± 20
1.0W
– 10 to + 85°C
0 to + 70°C
– 55 to + 150°C
mA
This device contains circuitry to protect the
inputs against damage due to high static voltages or electric fields; however, it is advised
that normal precautions be taken to avoid
application of any voltage higher than maximum rated voltages to these high–impedance
circuits.
This CMOS memory circuit has been designed to meet the dc and ac specifications
shown in the tables, after thermal equilibrium
has been established. The circuit is in a test
socket or mounted on a printed circuit board
and transverse air flow of at least 500 linear feet
per minute is maintained.
DC OPERA TING CONDITIONS AND CHARACTERISTICS
(VCC = 5.0 V ± 10%, TA = 0 to 70°C, Unless Otherwise Noted)
RECOMMENDED OPERATING CONDITIONS
ParameterSymbolMinMaxUnit
Supply Voltage (Operating Voltage Range)V
Input High VoltageV
Input Low VoltageV
*VIL (min) = – 0.5 V dc; VIL (min) = – 2.0 V ac (pulse width ≤ 20 ns).
**VIH (max) = VCC + 0.3 V dc; VIH (max) = VCC + 2 V ac (pulse width ≤ 20 ns).
DC CHARACTERISTICS AND SUPPLY CURRENTS
ParameterSymbolMinMaxUnit
Input Leakage Current (All Inputs, Vin = 0 to VCC)I
Output Leakage Current (E* = VIH, V
AC Active Supply Current (I
VIL or VIH, VIL = 0, VIH ≥ 3 V, cycle time ≥ t
VCC = max)MCM6226BB–20: t
AC Standby Current (VCC = max, E* = VIH, f = f
CMOS Standby Current (E* ≥ VCC – 0.2 V, Vin ≤ VSS + 0.2 V
or ≥ VCC – 0.2 V, VCC = max, f = 0 MHz)
Output Low Voltage (IOL = + 8.0 mA)V
Output High Voltage (IOH = – 4.0 mA)V
*E1 and E2 are represented by E in this data sheet. E2 is of opposite polarity to E1.
out
= 0 to VCC)I
out
= 0 mA, all inputs =MCM6226BB–15: t
min,MCM6226BB–17: t
AVAV
MCM6226BB–25: t
MCM6226BB–35: t
)MCM6226BB–15: t
max
MCM6226BB–17: t
MCM6226BB–20: t
MCM6226BB–25: t
MCM6226BB–35: t
AVAV
AVAV
AVAV
AVAV
AVAV
AVAV
AVAV
AVAV
AVAV
AVAV
= 15 ns
= 17 ns
= 20 ns
= 25 ns
= 35 ns
= 15 ns
= 17 ns
= 20 ns
= 25 ns
= 35 ns
CC
IH
IL
lkg(I)
lkg(O)
I
CCA
I
SB1
I
SB2
OL
OH
4.55.5V
2.2VCC + 0.3**V
– 0.5*0.8V
—± 1µA
—± 1µA
—
—
—
—
—
—
—
—
—
—
—5mA
—0.4V
2.4—V
195
180
165
150
130
45
40
35
30
25
mA
mA
MCM6226BB
2
MOTOROLA FAST SRAM
CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T
Input Capacitance All Inputs Except Clocks and DQs
I/O Capacitance DQC
= 25°C, Periodically Sampled Rather Than 100% Tested)
A
Characteristic
E1
, E2, G, and W
SymbolTypMaxUnit
C
in
C
ck
I/O
4
5
58pF
6
8
AC OPERA TING CONDITIONS AND CHARACTERISTICS
(VCC = 5.0 V ± 10%, TA = 0 to + 70°C, Unless Otherwise Noted)
Read Cycle Timet
Address Access Timet
Enable Access Timet
Output Enable Access Timet
Output Hold from Address
Change
Enable Low to Output Activet
Output Enable Low to Output
Active
Enable High to Output High–Zt
Output Enable High to Output
High–Z
NOTES:
1. W
is high for read cycle.
2. Product sensitivities to noise require proper grounding and decoupling of power supplies as well as minimization or elimination of bus contention conditions during read and write cycles.
3. E1
and E2 are represented by E in this data sheet. E2 is of opposite polarity to E1.
4. All timings are referenced from the last valid address to the first transitioning address.
5. Addresses valid prior to or coincident with E
6. At any given voltage and temperature, t
and from device to device.
7. Transition is measured ± 500 mV from steady–state voltage with load of Figure 1b.
minimum or a maximum limit for each parameter. Input requirements are specified from
the external system point of view. Thus, address setup time is shown as a minimum
since the system must supply at least that
much time. On the other hand, responses
from the memory are specified from the device point of view. Thus, the access time is
shown as a maximum since the device never
provides data later than that time.
MCM6226BB
3
Loading...
+ 5 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.