Lenovo G500,G400 Schematic

A
1 1
B
C
D
E
Compal Confidential
2 2
G400/G500 UMA M/B Schematics Document
Intel Ivy Bridge Processor with DDRIII + Panther Point PCH
2013-02-27
3 3
REV:1.0
4 4
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
A
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
C
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
D
Date: Sheet
Compal Electronics, Inc.
Cover Page
Cover Page
Cover Page
LA-9632P
LA-9632P
LA-9632P
160Wednesday, February 27, 2013
160Wednesday, February 27, 2013
160Wednesday, February 27, 2013
E
1.0
1.0
1.0
of
of
of
A
B
C
D
E
Compal confidential
Project Name : VIWGP (14") / VIWGR (15")
Chief River
1 1
Intel Processor Ivy Bridge
rPGA989
37.5mm x 37.5mm
Page 5~11
Memory Bus Dual Channel
DDR3
ˢˢˢˢ
1600MHz
ˢˢˢˢ
1333MHz
DDR3
ˢˢˢˢ
1066MHz
DDR3
204pin DDRIII-SO-DIMM X2
BANK 0, 1, 2
Page 12, 13
FDI *8
2.7GT/s
2 2
LVDS Conn.
Page 23
HDMI Conn.
Page 25
CRT Conn.
Page 24
Intel
DMI2 *4 5GT/s
USB30 x2
USB20 x6
Left USB3.0 x2
USB30 Port 0,1
Page 35
Touch Screen
USB20 Port 2
Page 35
Right USB2.0
USB20 Port 9
Page 35
Card Reader
Realtek RTS5170
USB20 Port 11
page 28
Int. Camera
USB20 Port 3
Page 23
PCH
Page 33
Deciphered Date
Deciphered Date
Deciphered Date
HDD Conn.
SATA Port 0
Page 30
ODD Conn.
SATA Port 2
Page 30
Audio Codec
CONEXANT CX20757
Page 31
Int. MIC Conn.
Page 31
Int. KBD
Page 33
D
Int. Speaker Conn.
Page 31
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Audio Combo Jacks
HP & MIC
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
MB Block Diagram
MB Block Diagram
MB Block Diagram
LA-9632P
LA-9632P
LA-9632P
E
260Wednesday, February 27, 2013
260Wednesday, February 27, 2013
260Wednesday, February 27, 2013
Page 31
of
of
of
1.0
1.0
1.0
RJ45 Conn.
Page 28
LAN
PCIe Port 0
Atheros AR8162/QCA8172(10/100)
Page 27
PCIe x1
Panther Point
FCBGA 989Balls 25mm x 25mm
3 3
PCIe Mini Card WLAN
PCIe Port 1
Page 26
PCIe x1
Page 14~22
SATA Gen3
SATA
AZALIA
Sub-borad
15" 14"
Power/B
(LID)
4 4
LS9631
USB/B
LS9632 LS9634
IO/B
(Card Reader) (LED, LID)
LS9633
ODD/B
Switch/B
A
LS9635
B
SPI ROM
2MB + 4MB
Page 14
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
EC
ENE KB9012
Page 32
Thermal Sensor
C
Page 29
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Touch Pad
Compal Secret Data
Compal Secret Data
Compal Secret Data
A
B
C
D
E
Voltage Rails
+5VS
power
State
S0
S3
S5 S4/AC
plane
Address
0001 011x
1010 000x A0h
1010 010x A4h
+B
O
O
O
O
X
+5VALW
+3VALW
O
O
O
X
XX X
+1.5V
O
XX
X
EC SM Bus2 address
Device
Thermal Sensor
AMD-GPU SM Bus address
Device Address
Internal thermal sensor
1 1
2 2
S5 S4/ Battery only
S5 S4/AC & Battery don't exist
EC SM Bus1 address
Device
Smart Battery
PCH SM Bus address
3 3
Device Address
DDR_JDIMM1
DDR_JDIMM2
+3VS
+1.5VS
+V1.05S_VCCP
+VCC_CORE
+VGA_CORE
+VCC_GFXCORE_AXG
+1.8VS
+0.75VS
+1.05VS
OO
X
X
Address
0100 1100
0100 0001 41h
BOARD ID Table
Board ID
0 1 2 3 4 5 6 7
USB Port Table
EHCI1
EHCI2
PCB Revision
0.1
USB 2.0 Port
UHCI0
UHCI1
UHCI2
UHCI3
UHCI4
UHCI5
UHCI6
STATE
Full ON
S1(Power On Suspend)
S3 (Suspend to RAM)
S4 (Suspend to Disk)
S5 (Soft OFF)
Vcc
100K +/- 1%
R694
Board ID
0
12K +/- 1%
1
15K +/- 1%
2
20K +/- 1%
3
3 External
0 1 2 3 4
USB Port
USB Port (Left Side) USB Port (Left Side) Touch Screen Camera
5 6 7 8 9
USB Port (Right Side USB-BD)
10
Mini Card(WLAN)
11
Card Reader
12 13
SIGNAL
3.3V
R695 V
0
USB3.0
USB3.0
SLP_S1# SLP_S3# SLP_S4# SLP_S5# +VALW +V +VS Clock
HIGH HIGH HIGH HIGH
HIGH
LOWLOWLOW
HIGHHIGHHIGH
HIGH
HIGH
LOW
LOW
LOW
LOW LOW LOW LOW
ON
ON
ON
ON
ON
ONONON ON
ON
OFF
ON
OFF
OFF
OFF
OFF
LOW
OFF
OFF
OFF
Board ID / SKU ID Table for AD channel
V
AD_BID
0.430V
0.550V
typ
V
AD_BID
0.438V
0.559V
max
0x00 - 0x0B 0x0C - 0x1C
0x27 - 0x30
EC AD
MP PVT DVT0x1D - 0x26 EVT
min
AD_BID
0 V 0 V 0 V
0.347V 0.354V 0.360V
0.423V
0.541V
BOM Structure Table
BOM StructureItem
14@VIWGP (14") VIWGR (15") HDMI Logo 45@ LAN 10/100 8162@
LAN Gas tube GAS@
PCH is HM76 PCH is HM70 PCH is NM70 VGA is Mars XT VGA is Sun Pro For VGA For VRAM and Strap
15@
8172@LAN 10/100
SWR@LAN Switch mode
LDO@LAN LDO Mode
CMOS@Camera
HDMI@HDMI
HM76@
HM70@
NM70@
Mars@
Sun@
PX@
X76@
UMA@For UMA Strap Microphone MIC@ Touch Screen
60%86&RQWURO7DEOH
6285&(
60%B(&B&. 60%B(&B'$ 60%B(&B&. 60%B(&B'$
4 4
3&+B60%&/. 3&+B60%'$7$ 3&+B60/&/. 3&+B60/'$7$ 60/&/. 60/'$7$
.%
9$/:
.%
96
3&+
9$/:
3&+
9$/:
3&+
9$/:
9*$ %$77 .% 62',00
;9
9$/:
9
9*6
9*6
A
;
;
;
;
;
9
96
;
;
;
9
;
96
;
;
9
:/$1
;
;;
9
96
;
7KHUPDO 6HQVRU
B
;
9
96
;
;;
9
96
3&+
;
9
9$/:
;
;
;;;
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
C
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
D
Board ID for EVT
For USB2.0 (All PCH)
For share ROM For non-share ROM NOSROM@
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
B
B
B
LA-9632P
LA-9632P
LA-9632P
Date: Sheet
Date: Sheet
Date: Sheet
TS@
ME@Connector
EVT@
DVT@Board ID for DVT
PVT@Board ID for PVT
USB2@
USB3@For USB3.0 (HM76,HM70)
SROM@
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Notes List
Notes List
Notes List
360Wednesday, February 27, 2013
360Wednesday, February 27, 2013
360Wednesday, February 27, 2013
of
of
E
of
1.0
1.0
1.0
5
D D
C C
4
3
2
1
B B
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
VGA Notes List
VGA Notes List
VGA Notes List
LA-9632P
LA-9632P
LA-9632P
460Wednesday, February 27, 2013
460Wednesday, February 27, 2013
460Wednesday, February 27, 2013
1
1.0
1.0
1.0
of
of
of
5
ZZZ1
14@
ZZZ1
14@
14"_UMA_PCB_LA9632P
14"_UMA_PCB_LA9632P
DA6000WP000
DA6000WP000 PCB 0Y0 LA-9632P REV0 M/B UMA 3
PCB 0Y0 LA-9632P REV0 M/B UMA 3
D D
C C
B B
eDP_COMPIO and ICOMPO signals should be shorted near balls and routed with typical impedance <25 mohms
ZZZ2
15@
ZZZ2
15@
15"_UMA_PCB_LA9632P
15"_UMA_PCB_LA9632P
DA6000WP100
DA6000WP100 PCB 0Y0 LA-9632P REV0 M/B UMA 5
PCB 0Y0 LA-9632P REV0 M/B UMA 5
+V1.05S_VCCP
12
R7
R7
24.9_0402_1%
24.9_0402_1%
DMI_CRX_PTX_N0<16> DMI_CRX_PTX_N1<16> DMI_CRX_PTX_N2<16> DMI_CRX_PTX_N3<16>
DMI_CRX_PTX_P0<16> DMI_CRX_PTX_P1<16> DMI_CRX_PTX_P2<16> DMI_CRX_PTX_P3<16>
DMI_CTX_PRX_N0<16> DMI_CTX_PRX_N1<16> DMI_CTX_PRX_N2<16> DMI_CTX_PRX_N3<16>
DMI_CTX_PRX_P0<16> DMI_CTX_PRX_P1<16> DMI_CTX_PRX_P2<16> DMI_CTX_PRX_P3<16>
FDI_CTX_PRX_N0<16> FDI_CTX_PRX_N1<16> FDI_CTX_PRX_N2<16> FDI_CTX_PRX_N3<16> FDI_CTX_PRX_N4<16> FDI_CTX_PRX_N5<16> FDI_CTX_PRX_N6<16> FDI_CTX_PRX_N7<16>
FDI_CTX_PRX_P0<16> FDI_CTX_PRX_P1<16> FDI_CTX_PRX_P2<16> FDI_CTX_PRX_P3<16> FDI_CTX_PRX_P4<16> FDI_CTX_PRX_P5<16> FDI_CTX_PRX_P6<16> FDI_CTX_PRX_P7<16>
FDI_FSYNC0<16> FDI_FSYNC1<16>
FDI_INT<16>
FDI_LSYNC0<16> FDI_LSYNC1<16>
EDP_COMP
eDP_HPD
4
JCPU1A
JCPU1A
B27
DMI_RX#[0]
B25
DMI_RX#[1]
A25
DMI_RX#[2]
B24
DMI_RX#[3]
B28
DMI_RX[0]
B26
DMI_RX[1]
A24
DMI_RX[2]
B23
DMI_RX[3]
G21
DMI_TX#[0]
E22
DMI_TX#[1]
F21
DMI_TX#[2]
D21
DMI_TX#[3]
G22
DMI_TX[0]
D22
DMI_TX[1]
F20
DMI_TX[2]
C21
DMI_TX[3]
A21
FDI0_TX#[0]
H19
FDI0_TX#[1]
E19
FDI0_TX#[2]
F18
FDI0_TX#[3]
B21
FDI1_TX#[0]
C20
FDI1_TX#[1]
D18
FDI1_TX#[2]
E17
FDI1_TX#[3]
A22
FDI0_TX[0]
G19
FDI0_TX[1]
E20
FDI0_TX[2]
G18
FDI0_TX[3]
B20
FDI1_TX[0]
C19
FDI1_TX[1]
D19
FDI1_TX[2]
F17
FDI1_TX[3]
J18
FDI0_FSYNC
J17
FDI1_FSYNC
H20
FDI_ INT
J19
FDI0_LSYNC
H17
FDI1_LSYNC
A18
eDP_COMPIO
A17
eDP_ICOMPO
B16
eDP_HPD#
C15
eDP_AUX
D15
eDP_AUX#
C17
eDP_TX[0]
F16
eDP_TX[1]
C16
eDP_TX[2]
G15
eDP_TX[3]
C18
eDP_TX#[0]
E16
eDP_TX#[1]
D16
eDP_TX#[2]
F15
eDP_TX#[3]
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
3
J22
PEG_ICOMPI
PEG_ICOMPO
PEG_RCOMPO
PEG_RX#[0] PEG_RX#[1] PEG_RX#[2] PEG_RX#[3] PEG_RX#[4] PEG_RX#[5] PEG_RX#[6]
DMI
DMI
Intel(R) FDI
Intel(R) FDI
eDP
eDP
PEG_RX#[7] PEG_RX#[8]
PEG_RX#[9] PEG_RX#[10] PEG_RX#[11] PEG_RX#[12] PEG_RX#[13] PEG_RX#[14] PEG_RX#[15]
PEG_RX[0] PEG_RX[1] PEG_RX[2] PEG_RX[3] PEG_RX[4] PEG_RX[5] PEG_RX[6] PEG_RX[7] PEG_RX[8]
PEG_RX[9] PEG_RX[10] PEG_RX[11] PEG_RX[12] PEG_RX[13] PEG_RX[14] PEG_RX[15]
PEG_TX#[0] PEG_TX#[1] PEG_TX#[2] PEG_TX#[3] PEG_TX#[4] PEG_TX#[5] PEG_TX#[6] PEG_TX#[7] PEG_TX#[8] PEG_TX#[9]
PEG_TX#[10] PEG_TX#[11] PEG_TX#[12]
PCI EXPRESS* - GRAPHICS
PCI EXPRESS* - GRAPHICS
PEG_TX#[13] PEG_TX#[14] PEG_TX#[15]
PEG_TX[0]
PEG_TX[1]
PEG_TX[2]
PEG_TX[3]
PEG_TX[4]
PEG_TX[5]
PEG_TX[6]
PEG_TX[7]
PEG_TX[8]
PEG_TX[9] PEG_TX[10] PEG_TX[11] PEG_TX[12] PEG_TX[13] PEG_TX[14] PEG_TX[15]
J21 H22
K33 M35 L34 J35 J32 H34 H31 G33 G30 F35 E34 E32 D33 D31 B33 C32
J33 L35 K34 H35 H32 G34 G31 F33 F30 E35 E33 F32 D34 E31 C33 B32
M29 M32 M31 L32 L29 K31 K28 J30 J28 H29 G27 E29 F27 D28 F26 E25
M28 M33 M30 L31 L28 K30 K27 J29 J27 H28 G28 E28 F28 D27 E26 D25
PEG_COMP
PEG_ICOMPI and RCOMPO signals should be shorted and routed
+V1.05S_VCCP
24.9_0402_1%
24.9_0402_1%
12
R1
R1
with - max length = 500 mils - typical impedance = 43 mohms PEG_ICOMPO signals should be routed w ith ­max length = 500 mils
- typical impedance = 14.5 mohms
PEG Static Lane Reversal - CFG2 is for the 16x
CFG2
1: Normal Operation; Lane # definition matches socket pin map definition
0:Lane Reversed
*
2
1
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
PROCESSOR(1/7) DMI,FDI,PEG
PROCESSOR(1/7) DMI,FDI,PEG
PROCESSOR(1/7) DMI,FDI,PEG
LA-9632P
LA-9632P
LA-9632P
1
of
of
of
560Wednesday, February 27, 2013
560Wednesday, February 27, 2013
560Wednesday, February 27, 2013
1.0
1.0
1.0
5
D D
+V1.05S_VCCP
12
R9
R9
62_0402_5%
62_0402_5%
H_PROCHOT#<32,36,37,43>
C C
H_CPUPWRGD<19>
H_PROCHOT#
22P_0402_50V8J
22P_0402_50V8J
C549
C549
H_PM_SYNC<16>
R27
R27
1
10K_0402_5%
10K_0402_5%
1 2
2
ESD
4
JCPU1B
JCPU1B
H_SNB_IVB#<19>
T48T48
H_PECI<32>
R15
R15
56_0402_5%
56_0402_5%
1 2
H_THRMTRIP#<19>
R29
R29
1 2
130_0402_5%
130_0402_5%
H_CATERR#
H_PROCHOT#_R
PM_DRAM_PWRGD_R
BUF_CPU_RST#
C26
AN34
AL33
AN33
AL32
AN32
AM34
AP33
V8
AR33
PROC_SELECT#
SKTOCC#
CATERR#
PECI
PROCHOT#
THERMTRIP#
PM_SYNC
UNCOREPWRGOOD
SM_DRAMPWROK
RESET#
3
BCLK
BCLK#
MISCTHERMALPWR MANAGEMENT
MISCTHERMALPWR MANAGEMENT
DPLL_REF_CLK
DPLL_REF_CLK#
CLOCKS
CLOCKS
SM_DRAMRST#
SM_RCOMP[0] SM_RCOMP[1] SM_RCOMP[2]
DDR3
MISC
DDR3
MISC
PRDY#
PREQ#
TCK TMS
TRST#
TDI
TDO
DBR#
BPM#[0] BPM#[1]
JTAG & BPM
JTAG & BPM
BPM#[2] BPM#[3] BPM#[4] BPM#[5] BPM#[6] BPM#[7]
A28 A27
A16 A15
R8
AK1 A5 A4
H_DRAMRST#
SM_RCOMP0 SM_RCOMP1 SM_RCOMP2
12
R12 1K_0402_5%R12 1K_0402_5%
12
R13 1K_0402_5%R13 1K_0402_5%
H_DRAMRST# <7>
12
R16 140_0402_1%R16 140_0402_1%
12
R17 25.5_0402_1%R17 25.5_0402_1%
12
R18 200_0402_1%R18 200_0402_1%
DDR3 Compensation Signals
AP29
XDP_PRDY#
AP27
XDP_PREQ#
AR26
XDP_TCK
AR27
XDP_TMS
AP30
XDP_TRST#
AR28
XDP_TDI
AP26
XDP_TDO
AL35
XDP_DBRESET#
AT28
XDP_BPM#0
AR29
XDP_BPM#1
AR30
XDP_BPM#2
AT30
XDP_BPM#3
AP32
XDP_BPM#4
AR31
XDP_BPM#5
AT31
XDP_BPM#6
AR32
XDP_BPM#7
2
+V1.05S_VCCP
R28 1K_0402_5%R28 1K_0402_5%
12
C45
C45 47P_0402_50V8J
47P_0402_50V8J
ESD
CLK_CPU_DMI <15> CLK_CPU_DMI# <15>
XDP_TRST# XDP_TDI XDP_TMS XDP_TCK
12
+3VS
RP13
RP13
18 27 36 45
51_0804_8P4R_5%
51_0804_8P4R_5%
@
@
1
+V1.05S_VCCP
ESD
12
C46
C46 100P_0402_50V8J
100P_0402_50V8J
TYCO_2013620-2_IVY BRIDGE
+3VALW
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
Buffered reset to CPU
B B
U1
U1
1 2
R161
R161
+3VS
10K_0402_5%
10K_0402_5%
PM_DRAM_PWRGD<16>
A A
5
5
1
P
B
2
A
G
74AHC1G09GW_TSSOP5
74AHC1G09GW_TSSOP5
3
4
PM_SYS_PWRGD_BUF
O
+1.5V_CPU_VDDQ
12
R30
R30 200_0402_5%
200_0402_5%
+V1.05S_VCCP
12
R32
R32
75_0402_5%
75_0402_5%
R34
R34
43_0402_1%
43_0402_1%
BUF_CPU_RST#
4
1 2
BUFO_CPU_RST#
SN74LVC1G07DCKR_SC70-5
SN74LVC1G07DCKR_SC70-5
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
3
+3VS
5
U2
U2
1 P NC
4
Y
2
PCH_PLTRST#
A
G
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
3V
PCH_PLTRST# <18>
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Title
Title
Title
PROCESSOR(2/7) PM,XDP,CLK
PROCESSOR(2/7) PM,XDP,CLK
PROCESSOR(2/7) PM,XDP,CLK
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
LA-9632P
LA-9632P
LA-9632P
Date: Sheet
Date: Sheet
2
Date: Sheet
660Wednesday, February 27, 2013
660Wednesday, February 27, 2013
660Wednesday, February 27, 2013
1
1.0
1.0
1.0
of
of
of
5
JCPU1C
JCPU1C
DDR_A_D[0..63]<12>
D D
C C
DDR_A_BS0<12> DDR_A_BS1<12>
B B
DDR_A_BS2<12>
DDR_A_CAS#<12> DDR_A_RAS#<12> DDR_A_WE#<12>
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
AP11 AN11
AL12 AM12 AM11
AL11 AP12 AN12
AJ14 AH14
AL15 AK15
AL14 AK14
AJ15 AH15
AE10 AF10
C5
SA_DQ[0]
D5
SA_DQ[1]
D3
SA_DQ[2]
D2
SA_DQ[3]
D6
SA_DQ[4]
C6
SA_DQ[5]
C2
SA_DQ[6]
C3
SA_DQ[7]
F10
SA_DQ[8]
F8
SA_DQ[9]
G10
SA_DQ[10]
G9
SA_DQ[11]
F9
SA_DQ[12]
F7
SA_DQ[13]
G8
SA_DQ[14]
G7
SA_DQ[15]
K4
SA_DQ[16]
K5
SA_DQ[17]
K1
SA_DQ[18]
J1
SA_DQ[19]
J5
SA_DQ[20]
J4
SA_DQ[21]
J2
SA_DQ[22]
K2
SA_DQ[23]
M8
SA_DQ[24]
N10
SA_DQ[25]
N8
SA_DQ[26]
N7
SA_DQ[27]
M10
SA_DQ[28]
M9
SA_DQ[29]
N9
SA_DQ[30]
M7
SA_DQ[31]
AG6
SA_DQ[32]
AG5
SA_DQ[33]
AK6
SA_DQ[34]
AK5
SA_DQ[35]
AH5
SA_DQ[36]
AH6
SA_DQ[37]
AJ5
SA_DQ[38]
AJ6
SA_DQ[39]
AJ8
SA_DQ[40]
AK8
SA_DQ[41]
AJ9
SA_DQ[42]
AK9
SA_DQ[43]
AH8
SA_DQ[44]
AH9
SA_DQ[45]
AL9
SA_DQ[46]
AL8
SA_DQ[47] SA_DQ[48] SA_DQ[49] SA_DQ[50] SA_DQ[51] SA_DQ[52] SA_DQ[53] SA_DQ[54] SA_DQ[55] SA_DQ[56] SA_DQ[57] SA_DQ[58] SA_DQ[59] SA_DQ[60] SA_DQ[61] SA_DQ[62] SA_DQ[63]
SA_BS[0] SA_BS[1]
V6
SA_BS[2]
AE8
SA_CAS#
AD9
SA_RAS#
AF9
SA_WE#
4
AB6
SA_CLK[0]
AA6
SA_CLK#[0]
V9
SA_CKE[0]
AA5
SA_CLK[1]
AB5
SA_CLK#[1]
V10
SA_CKE[1]
AB4
RSVD_TP[1]
AA4
RSVD_TP[2]
W9
RSVD_TP[3]
AB3
RSVD_TP[4]
AA3
RSVD_TP[5]
W10
RSVD_TP[6]
AK3
SA_CS#[0]
AL3
SA_CS#[1]
AG1
RSVD_TP[7]
AH1
RSVD_TP[8]
AH3
SA_ODT[0]
AG3
SA_ODT[1]
AG2
RSVD_TP[9]
AH2
RSVD_TP[10]
C4 G6 J3 M6 AL6 AM8 AR12 AM15
D4 F6 K3 N6 AL5 AM9 AR11 AM14
AD10 W1 W2 W7 V3 V2 W3 W6 V1 W5 AD8 V4 W4 AF8 V5 V7
DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7
DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7
DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_MA14 DDR_A_MA15
SA_DQS#[0] SA_DQS#[1] SA_DQS#[2] SA_DQS#[3] SA_DQS#[4] SA_DQS#[5] SA_DQS#[6] SA_DQS#[7]
SA_DQS[0] SA_DQS[1] SA_DQS[2] SA_DQS[3] SA_DQS[4] SA_DQS[5] SA_DQS[6] SA_DQS[7]
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
SA_MA[0] SA_MA[1] SA_MA[2] SA_MA[3] SA_MA[4] SA_MA[5] SA_MA[6] SA_MA[7] SA_MA[8]
SA_MA[9] SA_MA[10] SA_MA[11] SA_MA[12] SA_MA[13] SA_MA[14] SA_MA[15]
M_CLK_DDR0 <12> M_CLK_DDR#0 <12> DDR_CKE0_DIMMA <12>
M_CLK_DDR1 <12> M_CLK_DDR#1 <12> DDR_CKE1_DIMMA <12>
DDR_CS0_DIMMA# <12> DDR_CS1_DIMMA# <12>
M_ODT0 <12> M_ODT1 <12>
3
DDR_B_D[0..63]<13>
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35
DDR_A_DQS#[0..7] <12>
DDR_A_DQS[0..7] <12>
DDR_A_MA[0..15] <12> DDR_B_MA[0..15] <13>
DDR_B_BS0<13> DDR_B_BS1<13> DDR_B_BS2<13>
DDR_B_CAS#<13> DDR_B_RAS#<13> DDR_B_WE#<13>
DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
AJ11
AH11
AJ12 AH12 AT11 AN14 AR14 AT14 AT12 AN15 AR15 AT15
AA10
AM5 AM6 AR3
AN3 AN2 AN1
AN9
AN8 AR6 AR5 AR9
AR8
2
JCPU1D
JCPU1D
AE2
SB_CLK[0]
AD2
SB_CLK#[0]
C9
SB_DQ[0]
A7
SB_DQ[1]
D10
SB_DQ[2]
C8
SB_DQ[3]
A9
SB_DQ[4]
A8
SB_DQ[5]
D9
SB_DQ[6]
D8
SB_DQ[7]
G4
SB_DQ[8]
F4
SB_DQ[9]
F1
SB_DQ[10]
G1
SB_DQ[11]
G5
SB_DQ[12]
F5
SB_DQ[13]
F2
SB_DQ[14]
G2
SB_DQ[15]
J7
SB_DQ[16]
J8
SB_DQ[17]
K10
SB_DQ[18]
K9
SB_DQ[19]
J9
SB_DQ[20]
J10
SB_DQ[21]
K8
SB_DQ[22]
K7
SB_DQ[23]
M5
SB_DQ[24]
N4
SB_DQ[25]
N2
SB_DQ[26]
N1
SB_DQ[27]
M4
SB_DQ[28]
N5
SB_DQ[29]
M2
SB_DQ[30]
M1
SB_DQ[31] SB_DQ[32] SB_DQ[33] SB_DQ[34]
AP3
SB_DQ[35] SB_DQ[36] SB_DQ[37] SB_DQ[38]
AP2
SB_DQ[39]
AP5
SB_DQ[40] SB_DQ[41]
AT5
SB_DQ[42]
AT6
SB_DQ[43]
AP6
SB_DQ[44] SB_DQ[45] SB_DQ[46] SB_DQ[47] SB_DQ[48] SB_DQ[49]
AT8
SB_DQ[50]
AT9
SB_DQ[51] SB_DQ[52] SB_DQ[53] SB_DQ[54] SB_DQ[55] SB_DQ[56] SB_DQ[57] SB_DQ[58] SB_DQ[59] SB_DQ[60] SB_DQ[61] SB_DQ[62] SB_DQ[63]
AA9
SB_BS[0]
AA7
SB_BS[1]
R6
SB_BS[2]
SB_CAS#
AB8
SB_RAS#
AB9
SB_WE#
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
SB_CKE[0]
SB_CLK[1]
SB_CLK#[1]
SB_CKE[1]
RSVD_TP[11] RSVD_TP[12] RSVD_TP[13]
RSVD_TP[14] RSVD_TP[15] RSVD_TP[16]
SB_CS#[0]
SB_CS#[1] RSVD_TP[17] RSVD_TP[18]
SB_ODT[0]
SB_ODT[1] RSVD_TP[19] RSVD_TP[20]
SB_DQS#[0] SB_DQS#[1] SB_DQS#[2] SB_DQS#[3] SB_DQS#[4] SB_DQS#[5] SB_DQS#[6] SB_DQS#[7]
SB_DQS[0] SB_DQS[1] SB_DQS[2] SB_DQS[3] SB_DQS[4] SB_DQS[5] SB_DQS[6] SB_DQS[7]
SB_MA[0] SB_MA[1] SB_MA[2] SB_MA[3] SB_MA[4] SB_MA[5] SB_MA[6] SB_MA[7] SB_MA[8]
SB_MA[9] SB_MA[10] SB_MA[11] SB_MA[12] SB_MA[13] SB_MA[14] SB_MA[15]
R9
AE1 AD1 R10
AB2 AA2 T9
AA1 AB1 T10
AD3 AE3 AD6 AE6
AE4 AD4 AD5 AE5
D7 F3 K6 N3 AN5 AP9 AK12 AP15
C7 G3 J6 M3 AN6 AP8 AK11 AP14
AA8 T7 R7 T6 T2 T4 T3 R2 T5 R3 AB7 R1 T1 AB10 R5 R4
DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14 DDR_B_MA15
1
M_CLK_DDR2 <13> M_CLK_DDR#2 <13> DDR_CKE2_DIMMB <13>
M_CLK_DDR3 <13> M_CLK_DDR#3 <13> DDR_CKE3_DIMMB <13>
DDR_CS2_DIMMB# <13> DDR_CS3_DIMMB# <13>
M_ODT2 <13> M_ODT3 <13>
DDR_B_DQS#[0..7] <13>
DDR_B_DQS[0..7] <13>
TYCO_2013620-2_IVY BRIDGE
Deciphered Date
Deciphered Date
Deciphered Date
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
PROCESSOR(3/7) DDRIII
PROCESSOR(3/7) DDRIII
PROCESSOR(3/7) DDRIII
LA-9632P
LA-9632P
LA-9632P
1
760Wednesday, February 27, 2013
760Wednesday, February 27, 2013
760Wednesday, February 27, 2013
of
of
of
1.0
1.0
1.0
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE ME@
ME@
D
S
D
S
13
H_DRAMRST#<6>
R39
R39
4.99K_0402_1%
4.99K_0402_1%
@
A A
DRAMRST_CNTRL_PCH<10,15>
5
@
1 2
R48
R48
0_0402_5%
0_0402_5%
DRAMRST_CNTRL_PCH_R
1 2
DDR3_DRAMRST#_RH_DRAMRST#
Q2
Q2
G
G
LBSS138LT1G_SOT-23-3
LBSS138LT1G_SOT-23-3
2
1
C35
C35
0.047U 16V K X7R 0402
0.047U 16V K X7R 0402
2
Eiffel used 0.01u Module design used 0.047u
4
R37
R37
1K_0402_5%
1K_0402_5%
+1.5V
12
R38
R38 1K_0402_5%
1K_0402_5%
1 2
DDR3_DRAMRST# <12,13>
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
5
4
3
2
1
CFG Straps for Processor
D D
JCPU1E
JCPU1E
CFG
CFG
RESERVED
RESERVED
VCC_DIE_SENSE VSS_DIE_SENSE
AK28
CFG[0]
AK29
CFG[1]
AL26
CFG[2]
AL27
CFG[3]
CFG4
+VCC_GFXCORE_AXG
+VCC_CORE
@
@ R253
R253
49.9_0402_1%
C C
B B
49.9_0402_1%
49.9_0402_1%
49.9_0402_1%
@
@ R255
R255
1 2
@
@
R252
R252
49.9_0402_1%
49.9_0402_1%
1 2
1 2
R82 100_0402_1%@R82 100_0402_1%@
1 2
R88 100_0402_1%@R88 100_0402_1%@
VSS_AXG_VAL_SENSE
VSS_VAL_SENSE
R257
R257
49.9_0402_1%
49.9_0402_1%
1 2
1 2
VCC_AXG_VAL_SENSE
VSS_AXG_VAL_SENSE
VCC_VAL_SENSE
VSS_VAL_SENSE
@
@
AK26
CFG[4]
AL29
CFG[5]
AL30
CFG[6]
AM31
CFG[7]
AM32
CFG[8]
AM30
CFG[9]
AM28
CFG[10]
AM26
CFG[11]
AN28
CFG[12]
AN31
CFG[13]
AN26
CFG[14]
AM27
CFG[15]
AK31
CFG[16]
AN29
CFG[17]
AJ31
VAXG_VAL_SENSE
AH31
VSSAXG_VAL_SENSE
AJ33
VCC_VAL_SENSE
AH33
VSS_VAL_SENSE
AJ26
RSVD5
F25
RSVD8
F24
RSVD9
F23
RSVD10
D24
RSVD11
G25
RSVD12
G24
RSVD13
E23
RSVD14
D23
RSVD15
C30
RSVD16
A31
RSVD17
B30
RSVD18
B29
RSVD19
D30
RSVD20
B31
RSVD21
A30
RSVD22
C29
RSVD23
J20
RSVD24
B18
RSVD25
J15
RSVD27
Interl request AH26 short GND check on EVT phase
AH27 AH26
L7
RSVD28
AG7
RSVD29
AE7
RSVD30
AK2
RSVD31
W8
RSVD32
AT26
RSVD33
AM33
RSVD34
AJ27
RSVD35
T8
RSVD37
J16
RSVD38
H16
RSVD39
G16
RSVD40
RSVD51 RSVD52
BCLK_ITP
BCLK_ITP#
AR35 AT34 AT33 AP35 AR34
B34 A33 A34 B35 C35
AJ32 AK32
AN35 AM35
AT2 AT1 AR1
B1
KEY
RSVD_NCTF1 RSVD_NCTF2 RSVD_NCTF3 RSVD_NCTF4 RSVD_NCTF5
RSVD_NCTF6 RSVD_NCTF7 RSVD_NCTF8 RSVD_NCTF9
RSVD_NCTF10
RSVD_NCTF11 RSVD_NCTF12 RSVD_NCTF13
PEG Static Lane Reversal - CFG2 is for the 16x
T13PAD T13PAD
CFG2
1: Normal Operation; Lane # definition matches socket pin map definition
0:Lane Reversed
*
CFG4
12
R42
@ R42
@
1K_0402_1%
1K_0402_1%
Display Port Presence Strap
CFG4
1 : Disabled; No Physical Display Port attached to Embedded Display Port
*
0 : Enabled; An external Display Port device is connected to the Embedded Display Port
PCIE Port Bifurcation Straps
11: (Default) x16 - Device 1 functions 1 and 2 disabled
CFG[6:5]
10: x8, x8 - Device 1 function 1 enabled ; function 2 disabled
*
01: Reserved - (Device 1 function 1 disabled ; function 2 enabled)
00: x8,x4,x4 - Device 1 functions 1 and 2 enabled
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
PEG DEFER TRAINING
1: (Default) PEG Train immediately following xxRESETB
CFG7
de assertion
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
0: PEG Wait for BIOS for training
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
PROCESSOR(4/7) RSVD,CFG
PROCESSOR(4/7) RSVD,CFG
PROCESSOR(4/7) RSVD,CFG
LA-9632P
LA-9632P
LA-9632P
860Wednesday, February 27, 2013
860Wednesday, February 27, 2013
860Wednesday, February 27, 2013
1
1.0
1.0
1.0
of
of
of
5
POWER
+VCC_CORE
JCPU1F
JCPU1F
POWER
QC=94A DC=53A
D D
C C
B B
A A
AG35
VCC1
AG34
VCC2
AG33
VCC3
AG32
VCC4
AG31
VCC5
AG30
VCC6
AG29
VCC7
AG28
VCC8
AG27
VCC9
AG26
VCC10
AF35
VCC11
AF34
VCC12
AF33
VCC13
AF32
VCC14
AF31
VCC15
AF30
VCC16
AF29
VCC17
AF28
VCC18
AF27
VCC19
AF26
VCC20
AD35
VCC21
AD34
VCC22
AD33
VCC23
AD32
VCC24
AD31
VCC25
AD30
VCC26
AD29
VCC27
AD28
VCC28
AD27
VCC29
AD26
VCC30
AC35
VCC31
AC34
VCC32
AC33
VCC33
AC32
VCC34
AC31
VCC35
AC30
VCC36
AC29
VCC37
AC28
VCC38
AC27
VCC39
AC26
VCC40
AA35
VCC41
AA34
VCC42
AA33
VCC43
AA32
VCC44
AA31
VCC45
AA30
VCC46
AA29
VCC47
AA28
VCC48
AA27
VCC49
AA26
VCC50
Y35
VCC51
Y34
VCC52
Y33
VCC53
Y32
VCC54
Y31
VCC55
Y30
VCC56
Y29
VCC57
Y28
VCC58
Y27
VCC59
Y26
VCC60
V35
VCC61
V34
VCC62
V33
VCC63
V32
VCC64
V31
VCC65
V30
VCC66
V29
VCC67
V28
VCC68
V27
VCC69
V26
VCC70
U35
VCC71
U34
VCC72
U33
VCC73
U32
VCC74
U31
VCC75
U30
VCC76
U29
VCC77
U28
VCC78
U27
VCC79
U26
VCC80
R35
VCC81
R34
VCC82
R33
VCC83
R32
VCC84
R31
VCC85
R30
VCC86
R29
VCC87
R28
VCC88
R27
VCC89
R26
VCC90
P35
VCC91
P34
VCC92
P33
VCC93
P32
VCC94
P31
VCC95
P30
VCC96
P29
VCC97
P28
VCC98
P27
VCC99
P26
VCC100
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
5
CORE SUPPLY
CORE SUPPLY
4
8.5A
AH13
VCCIO1
AH10
VCCIO2
AG10
VCCIO3
AC10
VCCIO4
Y10
VCCIO5
U10
VCCIO6
P10
VCCIO7
L10
VCCIO8
J14
VCCIO9
J13
VCCIO10
J12
VCCIO11
J11
VCCIO12
H14
VCCIO13
H12
VCCIO14
H11
VCCIO15
G14
VCCIO16
G13
VCCIO17
G12
VCCIO18
F14
VCCIO19
F13
VCCIO20
F12
VCCIO21
F11
VCCIO22
E14
VCCIO23
E12
VCCIO24
E11
VCCIO25
D14
VCCIO26
D13
VCCIO27
D12
VCCIO28
D11
VCCIO29
C14
VCCIO30
C13
VCCIO31 VCCIO32 VCCIO33 VCCIO34 VCCIO35 VCCIO36 VCCIO37 VCCIO38 VCCIO39
VCCIO40
VIDALERT#
VIDSCLK
VIDSOUT
VCC_SENSE VSS_SENSE
4
C12 C11 B14 B12 A14 A13 A12 A11
J23
AJ29 AJ30 AJ28
AJ35 AJ34
B10 A10
PEG AND DDR
PEG AND DDR
VCCIO_SENSE
VSS_SENSE_VCCIO
SENSE LINES SVID
SENSE LINES SVID
+V1.05S_VCCP
H_CPU_SVIDALRT#
3
1 2
R47 43_0402_5%R47 43_0402_5%
R50 130_0402_5%R50 130_0402_5%
12
+V1.05S_VCCP
12
R46
R46 75_0402_5%
75_0402_5%
+V1.05S_VCCP
VR_SVID_CLK
0.1uF on power side
2
series-resistors close to VR
VR_SVID_ALRT# <43> VR_SVID_CLK <43> VR_SVID_DAT <43>
VCC_SENCE 100ohm +-1% pull-up to VCC near processor
Trace Impedance =27-33 ohm Trace Length Matc < 25 mils
R79
R79
10_0402_1%
10_0402_1%
VCCIO_SENSE <42>
+V1.05S_VCCP
12
2
1 2
VSSIO_SENSEVSSIO_SENSE_L
R74
R74
10_0402_1%
10_0402_1%
R74 & R79 put together
VSSIO_SENSE_L <42>
VSS_SENCE 100ohm +-1% pull-down to GND near processor
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
1
+VCC_CORE
12
R51
R51 100_0402_1%
100_0402_1%
VCCSENSE <43>
12
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
VSSSENSE <43>
R54
R54 100_0402_1%
100_0402_1%
PROCESSOR(5/7) PWR,BYPASS
PROCESSOR(5/7) PWR,BYPASS
PROCESSOR(5/7) PWR,BYPASS
LA-9632P
LA-9632P
LA-9632P
960Wednesday, February 27, 2013
960Wednesday, February 27, 2013
960Wednesday, February 27, 2013
of
of
of
1
1.0
1.0
1.0
5
4
3
2
1
+1.5V +1.5V_CPU_VDDQ
+VREF_DQ_DIMMA
SUSP<35>
D D
C C
B B
+1.8VS
R69 0_0805_5%
R69 0_0805_5%
1 2
@
@
1
2
22U_0805_6.3V6M@C345
22U_0805_6.3V6M
C130
10U_0603_6.3V6M
C130
10U_0603_6.3V6M
C345
1
@
2
B+
12
13
D
D
2
G
G
S
S
+VCC_GFXCORE_AXG
1.5A
+1.8VS_VCCPLL
1U_0402_6.3V6K
1U_0402_6.3V6K
1
2
R56
R56 82K_0402_5%
82K_0402_5%
RUN_ON_CPU1.5VS3
Q4
Q4 2N7002H_SOT23-3
2N7002H_SOT23-3
C132
C132
U3
U3
DMN3030LSS-13_SOP8L-8
DMN3030LSS-13_SOP8L-8
8 7
5
4
12
JCPU1G
JCPU1G
AT24
VAXG1
AT23
VAXG2
AT21
VAXG3
AT20
VAXG4
AT18
VAXG5
AT17
VAXG6
AR24
VAXG7
AR23
VAXG8
AR21
VAXG9
AR20
VAXG10
AR18
VAXG11
AR17
VAXG12
AP24
VAXG13
AP23
VAXG14
AP21
VAXG15
AP20
VAXG16
AP18
VAXG17
AP17
VAXG18
AN24
VAXG19
AN23
VAXG20
AN21
VAXG21
AN20
VAXG22
AN18
VAXG23
AN17
VAXG24
AM24
VAXG25
AM23
VAXG26
AM21
VAXG27
AM20
VAXG28
AM18
VAXG29
AM17
VAXG30
AL24
VAXG31
AL23
VAXG32
AL21
VAXG33
AL20
VAXG34
AL18
VAXG35
AL17
VAXG36
AK24
VAXG37
AK23
VAXG38
AK21
VAXG39
AK20
VAXG40
AK18
VAXG41
AK17
VAXG42
AJ24
VAXG43
AJ23
VAXG44
AJ21
VAXG45
AJ20
VAXG46
AJ18
VAXG47
AJ17
VAXG48
AH24
VAXG49
AH23
VAXG50
AH21
VAXG51
AH20
VAXG52
AH18
VAXG53
AH17
VAXG54
B6
VCCPLL1
A6
VCCPLL2
A2
VCCPLL3
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
1 2 36
R02
R885
R885
1 2
15K_0402_1%
15K_0402_1%
R57
R57 330K_0402_5%
330K_0402_5% @
@
POWER
POWER
GRAPHICS
GRAPHICS
1.8V RAIL
1.8V RAIL
AP4800 Id=9.6A
1
C97
C97
0.047U_0603_25V7K
0.047U_0603_25V7K
2
AK35
VAXG_SENSE
SM_VREF
VDDQ1 VDDQ2 VDDQ3 VDDQ4 VDDQ5 VDDQ6 VDDQ7 VDDQ8
VDDQ9 VDDQ10 VDDQ11 VDDQ12 VDDQ13 VDDQ14 VDDQ15
VCCSA1 VCCSA2 VCCSA3 VCCSA4 VCCSA5 VCCSA6 VCCSA7 VCCSA8
VCCSA_VID[0] VCCSA_VID[1]
VCCIO_SEL
AK34
AL1
B4 D1
AF7 AF4 AF1 AC7 AC4 AC1 Y7 Y4 Y1 U7 U4 U1 P7 P4 P1
M27 M26 L26 J26 J25 J24 H26 H25
H23
C22 C24
A19
VSSAXG_SENSE
SENSE
LINES
SENSE
LINES
SA_DIMM_VREFDQ SB_DIMM_VREFDQ
VREFMISC
VREFMISC
DDR3 -1.5V RAILS
DDR3 -1.5V RAILS
SA RAIL
SA RAIL
VCCSA_SENSE
+VCC_GFXCORE_AXG
12
R616
R616 10_0402_1%
10_0402_1%
12
R626
R626 10_0402_1%
10_0402_1%
+V_SM_VREF_CNT
+V_DDR_REFA_R +V_DDR_REFB_R
+VCCSA
H_VCCSA_VID0 <41> H_VCCSA_VID1 <41>
C117
10U_0603_6.3V6M
C117
10U_0603_6.3V6M
1
2
C124
10U_0603_6.3V6M
C124
10U_0603_6.3V6M
1
1
2
2
+VREF_DQ_DIMMB
DRAMRST_CNTRL_PCH
LBSS138LT1G_SOT-23-3
LBSS138LT1G_SOT-23-3
M3 Circuit (Processor Generated SO-DIMM VREF_DQ)
VCC_AXG_SENSE <43>
VSS_AXG_SENSE <43>
+V_SM_VREF should have 20 mil trace width
C98
C98
.1U_0402_16V7K
.1U_0402_16V7K
C119
10U_0603_6.3V6M
C119
10U_0603_6.3V6M
C120
10U_0603_6.3V6M@C120
10U_0603_6.3V6M
1
1
@
2
2
+VCCSA
C125
10U_0603_6.3V6M
C125
10U_0603_6.3V6M
C126
10U_0603_6.3V6M
C126
10U_0603_6.3V6M
1
2
+1.5V_CPU_VDDQ
12
12
1
2
+1.5V_CPU_VDDQ
C122
10U_0603_6.3V6M
C122
10U_0603_6.3V6M
1
2
1
+
C128
@+C128
@
330U_D2_2.5VY_R9M
330U_D2_2.5VY_R9M
2
+VCCSA_SENSE <41>
2
G
G
Q9
Q9
R67
R67 1K_0402_1%
1K_0402_1%
R78
R78 1K_0402_1%
1K_0402_1%
1
+
+
C123
C123 220U_6.3V_M
220U_6.3V_M
2
13
D
D
S
S
Q6
Q6
13
D
D
LBSS138LT1G_SOT-23-3
LBSS138LT1G_SOT-23-3
2
G
G
S
S
+V_DDR_REFA_R
+V_DDR_REFB_R
DRAMRST_CNTRL_PCH <15,7>
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRI ETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFID ENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRI ETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFID ENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRI ETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFID ENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE CO MPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE CO MPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE CO MPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEI THER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEI THER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEI THER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIO R WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIO R WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIO R WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
IVY Bridge drives VCCIO_SEL low VCCP_PWRCTRL:0 Sandy Bridge is NC for A19 VCCP_PWRCTRL:1
Deciphered Date
Deciphered Date
Deciphered Date
2
Title
Title
Title
PROCESSOR(6/7) PWR
PROCESSOR(6/7) PWR
PROCESSOR(6/7) PWR
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
LA-9632P
LA-9632P
LA-9632P
Date: Sheet
Date: Sheet
Date: Sheet
1
of
of
of
10 60Wednesday, February 27, 2013
10 60Wednesday, February 27, 2013
10 60Wednesday, February 27, 2013
1.0
1.0
1.0
5
AT35 AT32 AT29 AT27 AT25 AT22 AT19 AT16 AT13
D D
C C
B B
A A
5
AT10
AT7 AT4
AT3 AR25 AR22 AR19 AR16 AR13 AR10
AR7
AR4
AR2 AP34 AP31 AP28 AP25 AP22 AP19 AP16 AP13 AP10
AP7
AP4
AP1 AN30 AN27 AN25 AN22 AN19 AN16 AN13 AN10
AN7
AN4
AM29 AM25 AM22 AM19 AM16 AM13 AM10
AM7 AM4 AM3 AM2
AM1 AL34 AL31 AL28 AL25 AL22 AL19 AL16 AL13 AL10
AL7 AL4
AL2 AK33 AK30 AK27 AK25 AK22 AK19 AK16 AK13 AK10
AK7
AK4
AJ25
4
JCPU1H
JCPU1H
VSS1 VSS2 VSS3 VSS4 VSS5 VSS6 VSS7 VSS8 VSS9 VSS10 VSS11 VSS12 VSS13 VSS14 VSS15 VSS16 VSS17 VSS18 VSS19 VSS20 VSS21 VSS22 VSS23 VSS24 VSS25 VSS26 VSS27 VSS28 VSS29 VSS30 VSS31 VSS32 VSS33 VSS34 VSS35 VSS36 VSS37 VSS38 VSS39 VSS40 VSS41 VSS42 VSS43 VSS44 VSS45 VSS46 VSS47 VSS48 VSS49 VSS50 VSS51 VSS52 VSS53 VSS54 VSS55 VSS56 VSS57 VSS58 VSS59 VSS60 VSS61 VSS62 VSS63 VSS64 VSS65 VSS66 VSS67 VSS68 VSS69 VSS70 VSS71 VSS72 VSS73 VSS74 VSS75 VSS76 VSS77 VSS78 VSS79 VSS80
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
VSS
VSS
4
3
JCPU1I
JCPU1I
AJ22
VSS81
AJ19
VSS82
AJ16
VSS83
AJ13
VSS84
AJ10
VSS85
AJ7
VSS86
AJ4
VSS87
AJ3
VSS88
AJ2
VSS89
AJ1
VSS90
AH35
VSS91
AH34
VSS92
AH32
VSS93
AH30
VSS94
AH29
VSS95
AH28
VSS96
AH25
VSS98
AH22
VSS99
AH19
VSS100
AH16
VSS101
AH7
VSS102
AH4
VSS103
AG9
VSS104
AG8
VSS105
AG4
VSS106
AF6
VSS107
AF5
VSS108
AF3
VSS109
AF2
VSS110
AE35
VSS111
AE34
VSS112
AE33
VSS113
AE32
VSS114
AE31
VSS115
AE30
VSS116
AE29
VSS117
AE28
VSS118
AE27
VSS119
AE26
VSS120
AE9
VSS121
AD7
VSS122
AC9
VSS123
AC8
VSS124
AC6
VSS125
AC5
VSS126
AC3
VSS127
AC2
VSS128
AB35
VSS129
AB34
VSS130
AB33
VSS131
AB32
VSS132
AB31
VSS133
AB30
VSS134
AB29
VSS135
AB28
VSS136
AB27
VSS137
AB26
VSS138
Y9
VSS139
Y8
VSS140
Y6
VSS141
Y5
VSS142
Y3
VSS143
Y2
VSS144
W35
VSS145
W34
VSS146
W33
VSS147
W32
VSS148
W31
VSS149
W30
VSS150
W29
VSS151
W28
VSS152
W27
VSS153
W26
VSS154
U9
VSS155
U8
VSS156
U6
VSS157
U5
VSS158
U3
VSS159
U2
VSS160
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
3
T35
VSS161
T34
VSS162
T33
VSS163
T32
VSS164
T31
VSS165
T30
VSS166
T29
VSS167
T28
VSS168
T27
VSS169
T26
VSS170
P9
VSS171
P8
VSS172
P6
VSS173
P5
VSS174
P3
VSS175
P2
VSS176
N35
VSS177
N34
VSS178
N33
VSS179
N32
VSS180
N31
VSS181
N30
VSS182
N29
VSS183
N28
VSS184
N27
VSS185
N26
VSS186
M34
VSS187
L33
VSS188
L30
VSS189
L27
VSS190
L9
VSS191
L8
VSS192
L6
VSS193
L5
VSS194
L4
VSS195
L3
VSS196
L2
VSS197
L1
VSS198
K35
VSS199
K32
VSS200
K29
VSS201
K26
VSS202
J34
VSS203
J31
VSS204
H33
VSS205
H30
VSS206
H27
VSS207
H24
VSS208
H21
VSS209
H18
VSS210
H15
VSS211
H13
VSS212
H10
VSS213
H9
VSS214
H8
VSS215
H7
VSS216
H6
VSS217
H5
VSS218
H4
VSS219
H3
VSS220
H2
VSS221
H1
VSS222
G35
VSS223
G32
VSS224
G29
VSS225
G26
VSS226
G23
VSS227
G20
VSS228
G17
VSS229
G11
VSS230
F34
VSS231
F31
VSS232
F29
VSS233
TYCO_2013620-2_IVY BRIDGE
TYCO_2013620-2_IVY BRIDGE
ME@
ME@
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
VSS
VSS
2
VSS234 VSS235 VSS236 VSS237 VSS238 VSS239 VSS240 VSS241 VSS242 VSS243 VSS244 VSS245 VSS246 VSS247 VSS248 VSS249 VSS250 VSS251 VSS252 VSS253 VSS254 VSS255 VSS256 VSS257 VSS258 VSS259 VSS260 VSS261 VSS262 VSS263 VSS264 VSS265 VSS266 VSS267 VSS268 VSS269 VSS270 VSS271 VSS272 VSS273 VSS274 VSS275 VSS276 VSS277 VSS278 VSS279 VSS280 VSS281 VSS282 VSS283 VSS284 VSS285
2
F22 F19 E30 E27 E24 E21 E18 E15 E13 E10 E9 E8 E7 E6 E5 E4 E3 E2 E1 D35 D32 D29 D26 D20 D17 C34 C31 C28 C27 C25 C23 C10 C1 B22 B19 B17 B15 B13 B11 B9 B8 B7 B5 B3 B2 A35 A32 A29 A26 A23 A20 A3
1
Compal Electronics, Inc.
Title
Title
Title
PROCESSOR(7/7) VSS
PROCESSOR(7/7) VSS
PROCESSOR(7/7) VSS
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
LA-9632P
LA-9632P
LA-9632P
Date: Sheet
Date: Sheet
Date: Sheet
11 60Wednesday, February 27, 2013
11 60Wednesday, February 27, 2013
11 60Wednesday, February 27, 2013
of
of
1
of
1.0
1.0
1.0
5
+VREF_DQ_DIMMA
.1U_0402_16V7K
.1U_0402_16V7K
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z C133
C133
C134
C134
1
1
2
D D
C C
B B
+3VS
A A
2
@
@
DDR_CKE0_DIMMA<7>
DDR_A_BS2<7>
M_CLK_DDR0<7> M_CLK_DDR#0<7>
DDR_A_BS0<7>
DDR_A_WE#<7> DDR_A_CAS#<7>
DDR_CS1_DIMMA#<7>
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
.1U_0402_16V7K
.1U_0402_16V7K
C155
C155
1
1
2
2
@
@
5 4
+1.5V
4BA2/6W
4BA2/6W
4BA2/6W4BA2/6W
DDR3 SO-DIMM A
JDIMM1
+VREF_DQ_DIMMA
DDR_A_D0 DDR_A_D1
DDR_A_DM0
DDR_A_D2 DDR_A_D3
DDR_A_D8 DDR_A_D9
DDR_A_DQS#1 DDR_A_DQS1
DDR_A_D10 DDR_A_D11
DDR_A_D16 DDR_A_D17
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D18 DDR_A_D19
DDR_A_D24 DDR_A_D25
DDR_A_DM3
DDR_A_D26 DDR_A_D27
DDR_CKE0_DIMMA
DDR_A_BS2
DDR_A_MA12 DDR_A_MA9
DDR_A_MA8 DDR_A_MA5
DDR_A_MA3 DDR_A_MA1
M_CLK_DDR0 M_CLK_DDR#0
DDR_A_MA10 DDR_A_BS0
DDR_A_WE# DDR_A_CAS# M_ODT0
DDR_A_MA13 DDR_CS1_DIMMA#
DDR_A_D32 DDR_A_D33
DDR_A_DQS#4 DDR_A_DQS4
DDR_A_D34 DDR_A_D35
DDR_A_D40 DDR_A_D41
DDR_A_DM5
DDR_A_D42 DDR_A_D43
DDR_A_D48 DDR_A_D49
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D50 DDR_A_D51
DDR_A_D56 DDR_A_D57
DDR_A_DM7
DDR_A_D58 DDR_A_D59
C156
C156
JDIMM1
VREF_DQ1VSS1
3
VSS2
5
DQ0
7
DQ1 VSS49DQS#0
11
DM0
13
VSS5
15
DQ2
17
DQ3
19
VSS7
21
DQ8
23
DQ9 VSS925VSS10
27
DQS#1 DQS129RESET# VSS1131VSS12
33
DQ10
35
DQ11 VSS1337VSS14
39
DQ16
41
DQ17 VSS1543VSS16
45
DQS#2 DQS247VSS17 VSS1849DQ22
51
DQ18 DQ1953VSS19 VSS2055DQ28
57
DQ24 DQ2559VSS21 VSS2261DQS#3
63
DM3 VSS2365VSS24
67
DQ26
69
DQ27 VSS2571VSS26
73
CKE0
75
VDD1
77
NC1
79
BA2
81
VDD3 A12/BC#83A11
85
A9
87
VDD5
89
A8
91
A5
93
VDD7
95
A3
97
A1 VDD999VDD10
101
CK0
103
CK0#
105
VDD11
107
A10/AP
109
BA0
111
VDD13
113
WE#
115
CAS#
117
VDD15
119
A13
121
S1#
123
VDD17
125
NCTEST
127
VSS27
129
DQ32
131
DQ33
133
VSS29
135
DQS#4
137
DQS4
139
VSS32
141
DQ34
143
DQ35
145
VSS34
147
DQ40
149
DQ41
151
VSS36
153
DM5
155
VSS37
157
DQ42
159
DQ43
161
VSS39
163
DQ48
165
DQ49
167
VSS41
169
DQS#6
171
DQS6
173
VSS44
175
DQ50
177
DQ51
179
VSS46
181
DQ56
183
DQ57
185
VSS48
187
DM7
189
VSS49
191
DQ58
193
DQ59
195
VSS51
197
SA0
199
VDDSPD
201
SA1
203
VTT1
205
G1
LCN_DAN06-K4806-0103
LCN_DAN06-K4806-0103
ME@
ME@
VSS3
DQS0 VSS6
VSS8 DQ12 DQ13
DQ14 DQ15
DQ20 DQ21
DQ23
DQ29
DQS3
DQ30 DQ31
CKE1 VDD2
VDD4
VDD6
VDD8
CK1#
VDD12
RAS#
VDD14
ODT0
VDD16
ODT1
VDD18
VREF_CA
VSS28
DQ36 DQ37
VSS30
VSS31
DQ38 DQ39
VSS33
DQ44 DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46 DQ47
VSS40
DQ52 DQ53
VSS42
VSS43
DQ54 DQ55
VSS45
DQ60 DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62 DQ63
VSS52
EVENT#
VTT2
2 4
DQ4
6
DQ5
8 10 12 14 16
DQ6
18
DQ7
20 22 24 26 28
DM1
30 32 34 36 38 40 42 44 46
DM2
48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78
A15
80
A14
82 84 86
A7
88 90
A6
92
A4
94 96
A2
98
A0
100 102
CK1
104 106 108
BA1
110 112 114
S0#
116 118 120 122
NC2
124 126 128 130 132 134 136
DM4
138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170
DM6
172 174 176 178 180 182 184 186 188 190 192 194 196 198 200
SDA
202
SCL
204
206
G2
DDR_A_D4 DDR_A_D5
DDR_A_DQS#0 DDR_A_DQS0
DDR_A_D6 DDR_A_D7
DDR_A_D12 DDR_A_D13
DDR_A_DM1 DDR3_DRAMRST#
DDR_A_D14 DDR_A_D15
DDR_A_D20 DDR_A_D21
DDR_A_DM2
DDR_A_D22 DDR_A_D23
DDR_A_D28 DDR_A_D29
DDR_A_DQS#3 DDR_A_DQS3
DDR_A_D30 DDR_A_D31
DDR_CKE1_DIMMA
DDR_A_MA15 DDR_A_MA14
DDR_A_MA11 DDR_A_MA7
DDR_A_MA6 DDR_A_MA4
DDR_A_MA2 DDR_A_MA0
M_CLK_DDR1 M_CLK_DDR#1
DDR_A_BS1 DDR_A_RAS#
DDR_CS0_DIMMA#
M_ODT1
DDR_A_D36 DDR_A_D37
DDR_A_DM4
DDR_A_D38 DDR_A_D39
DDR_A_D44 DDR_A_D45
DDR_A_DQS#5 DDR_A_DQS5
DDR_A_D46 DDR_A_D47
DDR_A_D52 DDR_A_D53
DDR_A_DM6
DDR_A_D54 DDR_A_D55
DDR_A_D60 DDR_A_D61
DDR_A_DQS#7 DDR_A_DQS7
DDR_A_D62 DDR_A_D63
SMB_DATA_S3 SMB_CLK_S3
+0.75VS
1/76BA1/86W
1/76BA1/86W
1/76BA1/86W1/76BA1/86W
DDR_A_D[0..63]<7>
DDR_A_DQS[0..7]<7>
DDR_A_DQS#[0..7]<7>
DDR_A_MA[0..15]<7>
DDR3_DRAMRST# <13,7>
DDR_CKE1_DIMMA <7>
M_CLK_DDR1 <7> M_CLK_DDR#1 <7>
DDR_A_BS1 <7> DDR_A_RAS# <7>
DDR_CS0_DIMMA# <7> M_ODT0 <7>
M_ODT1 <7>
VDDQ(1.5V) =
3*330uf / 12m ohm (TOTAL FOR 2 SO-DIMMs)
6*0603 10uf (PER CONNECTOR)
VTT(0.75V) =
3*0805 10uf
VREF =
1*0402 0.1uf
VDDSPD (3.3V)=
1*0402 0.1uf 1*0402 2.2uf
SMB_DATA_S3 <13,15,26> SMB_CLK_S3 <13,15,26>
+VREF_CA
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
.1U_0402_16V7K
.1U_0402_16V7K
C136
C136
C135
C135
1
1
2
2
@
@
4*0402 1uf
1*0402 2.2uf
+VREF_DQ_DIMMA
+VREF_DQ_DIMMB
+VREF_CA
+VREF_CB
+VREF_CA
3
+1.5V
RP15
RP15
18 27 36 45
1K_0804_8P4R_1%
1K_0804_8P4R_1%
+1.5V
RP16
RP16
18 27 36 45
1K_0804_8P4R_1%
1K_0804_8P4R_1%
2
(220uF_6.3V_4.2L_ESR17m)*1=(SF000002Y00)OSCAN
Layout Note: Place near DIMM
+1.5V
C139
10U_0603_6.3V6M
C139
10U_0603_6.3V6M
1
2
Layout Note: Place near DIMM
+0.75VS
C150
1U_0402_6.3V6K
C150
1U_0402_6.3V6K
C152
1U_0402_6.3V6K
C152
1U_0402_6.3V6K
1
1
2
2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
(10uF_0603_6.3V)*8
(0.1uF_402_10V)*4
C140
10U_0603_6.3V6M
C140
10U_0603_6.3V6M
C141
10U_0603_6.3V6M
C141
10U_0603_6.3V6M
1
1
2
2
Deciphered Date
Deciphered Date
Deciphered Date
2
C143
10U_0603_6.3V6M
C143
10U_0603_6.3V6M
C142
10U_0603_6.3V6M
C142
10U_0603_6.3V6M
1
1
2
2
7/28 Update connect GND directly
DDR_A_DM0 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7
Layout Note: Place near DIMM
1
C146
.1U_0402_16V7K
C146
.1U_0402_16V7K
C147
.1U_0402_16V7K
C147
C144
10U_0603_6.3V6M
C144
10U_0603_6.3V6M
C145
.1U_0402_16V7K@C145
.1U_0402_16V7K
1
2
@
1
2
.1U_0402_16V7K
C148
.1U_0402_16V7K
C148
.1U_0402_16V7K
1
1
2
2
Title
Title
Title
Size Doc ument Number Rev
Size Doc ument Number Rev
Size Doc ument Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
1
1
+
C149
@+C149
@
220U_6.3V_M
220U_6.3V_M
2
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
DDRIII-SODIMM SLOT1
DDRIII-SODIMM SLOT1
DDRIII-SODIMM SLOT1
LA-9632P
LA-9632P
LA-9632P
1
of
of
of
12 60Wednesday, February 27, 2013
12 60Wednesday, February 27, 2013
12 60Wednesday, February 27, 2013
1.0
1.0
1.0
5
4
3
2
1
+VREF_DQ_DIMMB
+VREF_DQ_DIMMB
DDR_B_D0
1
C157
C157
2
DDR_B_D1
DDR_B_DM0
DDR_B_D2 DDR_B_D3
DDR_B_D8 DDR_B_D9
DDR_B_DQS#1 DDR_B_DQS1
DDR_B_D10 DDR_B_D11
DDR_B_D16 DDR_B_D17
DDR_B_DQS#2 DDR_B_DQS2
DDR_B_D18 DDR_B_D19
DDR_B_D24 DDR_B_D25
DDR_B_DM3
DDR_B_D26 DDR_B_D27
DDR_CKE2_DIMMB
DDR_B_BS2
DDR_B_MA12 DDR_B_MA9
DDR_B_MA8 DDR_B_MA5
DDR_B_MA3 DDR_B_MA1
M_CLK_DDR2 M_CLK_DDR#2
DDR_B_MA10 DDR_B_BS0
DDR_B_WE# DDR_B_CAS#
DDR_B_MA13 DDR_CS3_DIMMB#
DDR_B_D32 DDR_B_D33
DDR_B_DQS#4 DDR_B_DQS4
DDR_B_D34 DDR_B_D35
DDR_B_D40 DDR_B_D41
DDR_B_DM5
DDR_B_D42 DDR_B_D43
DDR_B_D48 DDR_B_D49
DDR_B_DQS#6 DDR_B_DQS6
DDR_B_D50 DDR_B_D51
DDR_B_D56 DDR_B_D57
DDR_B_DM7
DDR_B_D58 DDR_B_D59
1 2
R97 10K_0402_5%R97 10K_0402_5%
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
.1U_0402_16V7K
.1U_0402_16V7K
1
C158
D D
For Arranale only +VREF_DQ_DIMMB supply from a exter nal 1.5V voltage divide circuit.
C C
B B
+3VS
A A
1
@
@
2
C158
2
@
@
DDR_CKE2_DIMMB<7>
DDR_B_BS2<7>
M_CLK_DDR2<7> M_CLK_DDR#2<7>
DDR_B_BS0<7>
DDR_B_WE#<7> DDR_B_CAS#<7>
DDR_CS3_DIMMB#<7>
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
.1U_0402_16V7K
.1U_0402_16V7K
C177
C177
C178
C178
+3VS
1
2
5
4BA2/6W
4BA2/6W
4BA2/6W4BA2/6W
+1.5V +1.5V
JDIMM2
JDIMM2
VREF_DQ1VSS1
3
VSS2
5
DQ0
7
DQ1 VSS49DQS#0
11
DM0
13
VSS5
15
DQ2
17
DQ3
19
VSS7
21
DQ8
23
DQ9 VSS925VSS10
27
DQS#1 DQS129RESET# VSS1131VSS12
33
DQ10
35
DQ11 VSS1337VSS14
39
DQ16
41
DQ17 VSS1543VSS16
45
DQS#2 DQS247VSS17 VSS1849DQ22
51
DQ18 DQ1953VSS19 VSS2055DQ28
57
DQ24 DQ2559VSS21 VSS2261DQS#3
63
DM3 VSS2365VSS24
67
DQ26
69
DQ27 VSS2571VSS26
73
CKE0
75
VDD1
77
NC1
79
BA2
81
VDD3 A12/BC#83A11
85
A9
87
VDD5
89
A8
91
A5
93
VDD7
95
A3
97
A1 VDD999VDD10
101
CK0
103
CK0#
105
VDD11
107
A10/AP
109
BA0
111
VDD13
113
WE#
115
CAS#
117
VDD15
119
A13
121
S1#
123
VDD17
125
NCTEST
127
VSS27
129
DQ32
131
DQ33
133
VSS29
135
DQS#4
137
DQS4
139
VSS32
141
DQ34
143
DQ35
145
VSS34
147
DQ40
149
DQ41
151
VSS36
153
DM5
155
VSS37
157
DQ42
159
DQ43
161
VSS39
163
DQ48
165
DQ49
167
VSS41
169
DQS#6
171
DQS6
173
VSS44
175
DQ50
177
DQ51
179
VSS46
181
DQ56
183
DQ57
185
VSS48
187
DM7
189
VSS49
191
DQ58
193
DQ59
195
VSS51
197
SA0
199
VDDSPD
201
SA1
203
VTT1
205
G1
TYCO_2-2013287-1
TYCO_2-2013287-1
ME@
ME@
VSS3
DQS0 VSS6
VSS8 DQ12 DQ13
DQ14 DQ15
DQ20 DQ21
DQ23
DQ29
DQS3
DQ30 DQ31
CKE1 VDD2
VDD4
VDD6
VDD8
CK1#
VDD12
RAS#
VDD14
ODT0
VDD16
ODT1
VDD18
VREF_CA
VSS28
DQ36 DQ37
VSS30
VSS31
DQ38 DQ39
VSS33
DQ44
DQ45 VSS35 DQS#5
DQS5 VSS38
DQ46
DQ47 VSS40
DQ52
DQ53 VSS42
VSS43
DQ54
DQ55 VSS45
DQ60
DQ61 VSS47 DQS#7
DQS7 VSS50
DQ62
DQ63 VSS52
EVENT#
VTT2
2 4
DQ4
6
DQ5
8 10 12 14 16
DQ6
18
DQ7
20 22 24 26 28
DM1
30 32 34 36 38 40 42 44 46
DM2
48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78
A15
80
A14
82 84 86
A7
88 90
A6
92
A4
94 96
A2
98
A0
100 102
CK1
104 106 108
BA1
110 112 114
S0#
116 118 120 122
NC2
124 126 128 130 132 134 136
DM4
138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170
DM6
172 174 176 178 180 182 184 186 188 190 192 194 196 198 200
SDA
202
SCL
204
206
G2
4
DDR_B_D4 DDR_B_D5
DDR_B_DQS#0 DDR_B_DQS0
DDR_B_D6 DDR_B_D7
DDR_B_D12 DDR_B_D13
DDR_B_DM1 DDR3_DRAMRST#
DDR_B_D14 DDR_B_D15
DDR_B_D20 DDR_B_D21
DDR_B_DM2
DDR_B_D22 DDR_B_D23
DDR_B_D28 DDR_B_D29
DDR_B_DQS#3 DDR_B_DQS3
DDR_B_D30 DDR_B_D31
DDR_CKE3_DIMMB
DDR_B_MA15 DDR_B_MA14
DDR_B_MA11 DDR_B_MA7
DDR_B_MA6 DDR_B_MA4
DDR_B_MA2 DDR_B_MA0
M_CLK_DDR3 M_CLK_DDR#3
DDR_B_BS1 DDR_B_RAS#
DDR_CS2_DIMMB# M_ODT2
M_ODT3
DDR_B_D36 DDR_B_D37
DDR_B_DM4
DDR_B_D38 DDR_B_D39
DDR_B_D44 DDR_B_D45
DDR_B_DQS#5 DDR_B_DQS5
DDR_B_D46 DDR_B_D47
DDR_B_D52 DDR_B_D53
DDR_B_DM6
DDR_B_D54 DDR_B_D55
DDR_B_D60 DDR_B_D61
DDR_B_DQS#7 DDR_B_DQS7
DDR_B_D62 DDR_B_D63
SMB_DATA_S3 SMB_CLK_S3
1/76BA1/86W
1/76BA1/86W
1/76BA1/86W1/76BA1/86W
DDR_B_D[0..63]<7>
DDR_B_DQS[0..7]<7>
DDR_B_DQS#[0..7]<7>
DDR_B_MA[0..15]<7>
DDR3_DRAMRST# <12,7>
DDR_CKE3_DIMMB <7>
M_CLK_DDR3 <7> M_CLK_DDR#3 <7>
DDR_B_BS1 <7> DDR_B_RAS# <7>
DDR_CS2_DIMMB# <7> M_ODT2 <7>
M_ODT3 <7>
.1U_0402_16V7K
.1U_0402_16V7K
C159
C159
1
2
VDDQ(1.5V) =
3*330uf / 12m ohm (TOTAL FOR 2 SO-DIMMs)
6*0603 10uf (PER CONNECTOR)
VTT(0.75V) =
3*0805 10uf
1*0402 0.1uf
VDDSPD (3.3V)=
SMB_DATA_S3 <12,15,26> SMB_CLK_S3 <12,15,26> +0.75VS
+VREF_CB
1
2
@
@
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
C160
C160
+VREF_CB
4*0402 1uf
1*0402 2.2uf
1*0402 2.2uf 1*0402 0.1uf
3
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
Layout Note: Place near DIMM
C163
C163
Layout Note: Place near DIMM
+0.75VS
C174
1U_0402_6.3V6K
C174
1U_0402_6.3V6K
1
2
Compal Secret Data
Compal Secret Data
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
(10uF_0603_6.3V)*8
(0.1uF_402_10V)*4
+1.5V
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
C164
C164
1
1
2
2
C176
1U_0402_6.3V6K
C176
1U_0402_6.3V6K
1
2
Deciphered Date
Deciphered Date
Deciphered Date
2
C165
C165
1
2
10U_0603_6.3V6M
10U_0603_6.3V6M
DDR_B_DM0 DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7
10U_0603_6.3V6M
10U_0603_6.3V6M
C166
C166
1
2
Layout Note: Place near DIMM
C167
C167
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
C168
C168
1
1
2
2
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
.1U_0402_16V7K
C170
C170
C169
C169
@
@
1
1
2
2
Title
Title
Title
Size Doc ument Number Rev
Size Doc ument Number Rev
Size Doc ument Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
.1U_0402_16V7K
C171
C171
C172
C172
1
1
2
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
DDRIII-SODIMM SLOT2
DDRIII-SODIMM SLOT2
DDRIII-SODIMM SLOT2
LA-9632P
LA-9632P
LA-9632P
1
of
13 60Wednesday, February 27, 2013
of
13 60Wednesday, February 27, 2013
of
13 60Wednesday, February 27, 2013
1.0
1.0
1.0
5
W=20milsW=20mils
+RTCBATT+RTCVCC
R99
R99
1K_0402_5%
1K_0402_5%
1 2
1
C179
C179 1U_0603_10V4Z
1U_0603_10V4Z
2
D D
R104
R104
0_0402_5%
0_0402_5%
C180
C180
18P_0402_50V8J
18P_0402_50V8J
@
@
4
1 2
R98 10M_0402_5%R98 10M_0402_5%
Y1
Y1
1 2
1 2
1
2
PCH_RTCX1
PCH_RTCX2
32.768KHZ_12.5PF_CM31532768DZFT
32.768KHZ_12.5PF_CM31532768DZFT
1
C181
C181 18P_0402_50V8J
18P_0402_50V8J
2
3
>ZWϮ
^ŚƵŶƚ
KƉĞŶ
>ZWϯ
DK^ƐĞƚƚŝŶŐ
ůĞĂƌDK^
<ĞĞƉDK^
dWDƐĞƚƚŝŶŐ
2
1
ůĞĂƌDZdZĞŐŝƐƚĞƌƐ^ŚƵŶƚ
KƉĞŶ
<ĞĞƉDZdZĞŐŝƐƚĞƌƐ
CMOS
CLRP2
SHORT PADS@CLRP2
+RTCVCC
1 2
R101 1M_0402_5%R101 1M_0402_5%
1 2
R102 330K_0402_5%R102 330K_0402_5%
INTVRMEN
H烉烉烉Integrated VRM enable
*
L烉烉烉Integrated VRM disable
SM_INTRUDER#
PCH_INTVRMEN
(INTVRMEN should always be pull high.)
+3VS
1 2
R105 1K_0402_5%@R105 1K_0402_5%@
HIGH= Enable ( No Reboot ) LOW= Disable (Default)
*
C C
+3V_PCH
R106 1K_0402_5%@R106 1K_0402_5%@
Low = Disabled (Default)
*
High = Enabled [Flash Descriptor Security Overide]
+3V_PCH
R108 1K_0402_5%R108 1K_0402_5%
This signal has a weak internal pull-down On Die PLL VR is supplied by
1.5V when smapled high
1.8V when sampled low
*
Needs to be pulled High for Chief River platfrom
HDA_BITCLK_AUDIO<31>
HDA_SYNC_AUDIO<31>
B B
HDA_RST_AUDIO#<31>
HDA_SDOUT_AUDIO<31>
12
12
ME_FLASH
HDA_SYNC
For EMI
RP12
RP12
18 27 36 45
33_0804_8P4R_5%
33_0804_8P4R_5%
HDA_SPKR
HDA_BIT_CLK
HDA_SYNC_R
HDA_RST#
ME_FLASH
DPDG1.1
+RTCVCC
ME_FLASH<32>
R878
R878
1M_0402_5%
1M_0402_5%
1 2
check with vender
Del Q10 check with codec VDDIO using 3VALW
C183
C183
1U_0603_10V4Z
1U_0603_10V4Z
1 2
R103 20K_0402_5%R103 20K_0402_5%
1 2
R100 20K_0402_5%R100 20K_0402_5%
C182
C182
1U_0603_10V4Z
1U_0603_10V4Z
+5VS
G
G
2
S
S
22P_0402_50V8J
22P_0402_50V8J
HDA_SPKR<31>
HDA_SDIN0<31>
SHORT PADS
1
12
2
CLRP3
SHORT PADS@CLRP3
SHORT PADS
1
12
2
Q10
Q10 LBSS138LT1G_SOT-23-3
LBSS138LT1G_SOT-23-3
13
HDA_SYNC
D
D
SPI_CLK_PCH_R
12
R124
R124
33_0402_5%
33_0402_5%
@
@
C190
C190
@
@
@
PCH_RTCX1
PCH_RTCX2
PCH_RTCRST#
PCH_SRTCRST#
SM_INTRUDER#
@
PCH_INTVRMEN
HDA_BIT_CLK
HDA_SYNC
HDA_SPKR
HDA_RST#
HDA_SDIN0
ME_FLASH
PCH_JTAG_TCK
PCH_JTAG_TMS
PCH_JTAG_TDI
PCH_JTAG_TDO
SPI_CLK_PCH_R
SPI_SB_CS0#
SPI_SI
SPI_SO_R
For EMI
PCH_GPIO33
PCH_GPIO13
R124;c190 close to U4.T3 pin
A A
U4A
U4A
A20
RTCX1
C20
RTCX2
D20
RTCRST#
G22
SRTCRST#
K22
INTRUDER#
C17
INTVRM EN
N34
HDA_BCLK
L34
HDA_SYNC
T10
SPKR
K34
HDA_RST#
E34
HDA_SDIN0
G34
HDA_SDIN1
C34
HDA_SDIN2
A34
HDA_SDIN3
A36
HDA_SDO
C36
HDA_DOCK_EN# / GPIO33
N32
HDA_DOCK_RST# / GPIO13
J3
JTAG_TCK
H7
JTAG_TMS
K5
JTAG_TDI
H1
JTAG_TDO
T3
SPI_CLK
Y14
SPI_CS0#
T1
SPI_CS1#
V4
SPI_MOSI
U3
SPI_MISO
PANTHER-POINT_FCBGA989
PANTHER-POINT_FCBGA989 HM76@
HM76@ SA00005FH70
SA00005FH70 S IC BD82HM76 SLJ8E C1 BGA 989P PCH C 38!
S IC BD82HM76 SLJ8E C1 BGA 989P PCH C 38!
U4
HM70@
U4
HM70@
SA00005MQ80
SA00005MQ80 IC BD82HM70 SJTNV C1 BGA 989P PCH C 38!
IC BD82HM70 SJTNV C1 BGA 989P PCH C 38!
U4
NM70@
U4
NM70@
SA00005WU60
SA00005WU60 S IC BD82NM70 SLJTA C1 BGA 989P PCH C 38!
S IC BD82NM70 SLJTA C1 BGA 989P PCH C 38!
RTCIHDA
RTCIHDA
JTAG
JTAG
SPI
SPI
FWH0 / LAD0 FWH1 / LAD1 FWH2 / LAD2 FWH3 / LAD3
LPC
LPC
FWH4 / LFRAME#
LDRQ0#
LDRQ1# / GPIO23
SERIRQ
SATA0RXN SATA0RXP SATA0TXN
SATA0TXP
SATA1RXN SATA1RXP
SATA 6G
SATA 6G
SATA1TXN
SATA1TXP
SATA2RXN SATA2RXP SATA2TXN
SATA2TXP
SATA3RXN SATA3RXP SATA3TXN
SATA3TXP
SATA4RXN SATA4RXP SATA4TXN
SATA
SATA
SATA4TXP
SATA5RXN SATA5RXP SATA5TXN
SATA5TXP
SATAICOMPO
SATAICOMPI
SATA3RCOMPO
SATA3COMPI
SATA3RBIAS
SATALED#
SATA0GP / GPIO21
SATA1GP / GPIO19
PCH_GPIO16<19>
C38
LPC_AD0
A38
LPC_AD1
B37
LPC_AD2
C37
LPC_AD3
D36
LPC_FRAME#
E36 K36
V5
SERIRQSERIRQ
AM3
SATA_DTX_C_IRX_N0
AM1
SATA_DTX_C_IRX_P0
AP7
SATA_ITX_C_DRX_N0
AP5
SATA_ITX_C_DRX_P0
AM10 AM8 AP11 AP10
AD7
SATA_DTX_C_IRX_N2
AD5
SATA_DTX_C_IRX_P2
AH5
SATA_ITX_C_DRX_N2
AH4
SATA_ITX_C_DRX_P2
AB8 AB10 AF3 AF1
Y7 Y5 AD3 AD1
Y3 Y1 AB3 AB1
Y11
Y10
AB12
AB13
AH1
RBIAS_SATA3
P3
SATALED#
V14
PCH_GPIO21
P1
BBS_BIT0_R
SATA_COMP
SATA3_COMP
BBS_BIT0_R SATALED# PCH_GPIO16 SERIRQ
+3V_ROM
R127
R127
R129
R129
LPC_AD0 <32> LPC_AD1 <32> LPC_AD2 <32> LPC_AD3 <32>
LPC_FRAME# <32>
SERIRQ <32>
R111
R111
37.4_0402_1%
37.4_0402_1%
1 2
R113
R113
49.9_0402_1%
49.9_0402_1%
1 2
1 2
R115
R115
750_0402_1%
750_0402_1%
1 2
3.3K_0402_5%
3.3K_0402_5%
1 2
SPI_HOLD#
3.3K_0402_5%
3.3K_0402_5%
RP17
RP17
18 27 36 45
10K_0804_8P4R_5%
10K_0804_8P4R_5%
EC and Mini card debug port
SATA_DTX_C_IRX_N0 <30> SATA_DTX_C_IRX_P0 <30> SATA_ITX_C_DRX_N0 <30> SATA_ITX_C_DRX_P0 <30>
SATA_DTX_C_IRX_N2 <30> SATA_DTX_C_IRX_P2 <30> SATA_ITX_C_DRX_N2 <30> SATA_ITX_C_DRX_P2 <30>
+V1.05S_VCCP
+V1.05S_VCCP
SPI_WP#
+3VS
SPI_SB_CS0#
HDD
ODD
1 2
R131
R131 0_0402_5%
0_0402_5%
@
@
For EMI
Share ROM
@
@ RP2
RP2 SPI_SO_R SPI_SI SPI_CLK_PCH_R SPI_SB_CS0#
SPI_WP#
1 8 2 7 3 6 4 5
0_0804_8P4R_5%
0_0804_8P4R_5%
U5
U5
1
CS#
2
SO
HOLD#
3
WP#
4
GND
W25Q64FVSSIQ_SO8
W25Q64FVSSIQ_SO8 SA000039A30
SA000039A30 S IC FL 64M W25Q64FVSSIQ SOIC 8P SPI ROM
S IC FL 64M W25Q64FVSSIQ SOIC 8P SPI ROM
VCC
SCLK
EC_SPI_SO EC_SPI_SI EC_SPI_CLK EC_SPI_CS#
8 7 6 5
SI
SPI_HOLD#SPI_SO_R SPI_SO_L
EC_SPI_SO <32> EC_SPI_SI <32> EC_SPI_CLK <32> EC_SPI_CS# <32>
Share ROM
+3V_ROM
1 2
R133
R133 0_0402_5%
0_0402_5%
@
@
For EMI
SPI_CLK_PCH_RSPI_CLK_1 SPI_SI
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Title
Title
Title
PCH (1/9) SATA,HDA,SPI, LPC, XDP
PCH (1/9) SATA,HDA,SPI, LPC, XDP
PCH (1/9) SATA,HDA,SPI, LPC, XDP
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
LA-9632P
LA-9632P
LA-9632P
Date: Sheet
Date: Sheet
2
Date: Sheet
14 60Wednesday, March 06, 2013
14 60Wednesday, March 06, 2013
14 60Wednesday, March 06, 2013
1
1.0
1.0
1.0
of
of
of
5
LAN
WLAN
D D
LAN
C C
WLAN
B B
PCIE_PRX_DTX_N1<27>
PCIE_PRX_DTX_P1<27> PCIE_PTX_C_DRX_N1<27> PCIE_PTX_C_DRX_P1<27>
PCIE_PRX_DTX_N2<26>
PCIE_PRX_DTX_P2<26> PCIE_PTX_C_DRX_N2<26> PCIE_PTX_C_DRX_P2<26>
CLK_PCIE_LAN#<27> CLK_PCIE_LAN<27>
CLKREQ_LAN#<27>
CLK_PCIE_WLAN1#<26> CLK_PCIE_WLAN1<26>
CLKREQ_WLAN#<26>
+3V_PCH
+3VS
1 2
C192 .1U_0402_16V7KC192 .1U_0402_16V7K
1 2
C193 .1U_0402_16V7KC193 .1U_0402_16V7K
1 2
C194 .1U_0402_16V7KC194 .1U_0402_16V7K
1 2
C195 .1U_0402_16V7KC195 .1U_0402_16V7K
1 2
R153 0_0402_5%@R153 0_0402_5%@
1 2
R154 0_0402_5%@R154 0_0402_5%@
R152 10K_0402_5%R152 10K_0402_5%
1 2
R156 0_0402_5%@R156 0_0402_5%@
1 2
R165 0_0402_5%@R165 0_0402_5%@
R158 10K_0402_5%R158 10K_0402_5%
12
12
For EMI
For EMI
4
PCIE_PRX_DTX_N1 PCIE_PRX_DTX_P1 PCIE_PTX_DRX_N1 PCIE_PTX_DRX_P1
PCIE_PRX_DTX_N2 PCIE_PRX_DTX_P2 PCIE_PTX_DRX_N2 PCIE_PTX_DRX_P2
CLK_PCIE_LAN#_R CLK_PCIE_LAN_R
CLK_PCIE_WLAN1#_R CLK_PCIE_WLAN1_R
PCH_GPIO20
PCH_GPIO25
PCH_GPIO26
PCH_GPIO44
PCH_GPIO56
PCH_GPIO45
PCH_GPIO46
PCIE_CLK_8N PCIE_CLK_8P
U4B
U4B
BG34
PERN1
BJ34
PERP1
AV32
PETN1
AU32
PETP1
BE34
PERN2
BF34
PERP2
BB32
PETN2
AY32
PETP2
BG36
PERN3
BJ36
PERP3
AV34
PETN3
AU34
PETP3
BF36
PERN4
BE36
PERP4
AY34
PETN4
BB34
PETP4
BG37
PERN5
BH37
PERP5
AY36
PETN5
BB36
PETP5
BJ38
PERN6
BG38
PERP6
AU36
PETN6
AV36
PETP6
BG40
PERN7
BJ40
PERP7
AY40
PETN7
BB40
PETP7
BE38
PERN8
BC38
PERP8
AW38
PETN8
AY38
PETP8
Y40
CLKOUT_PCIE0N
Y39
CLKOUT_PCIE0P
J2
PCIECLK RQ0# / GPIO73
AB49
CLKOUT_PCIE1N
AB47
CLKOUT_PCIE1P
M1
PCIECLK RQ1# / GPIO18
AA48
CLKOUT_PCIE2N
AA47
CLKOUT_PCIE2P
V10
PCIECLK RQ2# / GPIO20
Y37
CLKOUT_PCIE3N
Y36
CLKOUT_PCIE3P
A8
PCIECLK RQ3# / GPIO25
Y43
CLKOUT_PCIE4N
Y45
CLKOUT_PCIE4P
L12
PCIECLK RQ4# / GPIO26
V45
CLKOUT_PCIE5N
V46
CLKOUT_PCIE5P
L14
PCIECLK RQ5# / GPIO44
AB42
CLKOUT_PEG_B_N
AB40
CLKOUT_PEG_B_P
E6
PEG_B_CLKRQ# / GPIO56
V40
CLKOUT_PCIE6N
V42
CLKOUT_PCIE6P
T13
PCIECLK RQ6# / GPIO45
V38
CLKOUT_PCIE7N
V37
CLKOUT_PCIE7P
K12
PCIECLK RQ7# / GPIO46
AK14
CLKOUT_ITPXDP_N
AK13
CLKOUT_ITPXDP_P
PANTHER-POINT_FCBGA989
PANTHER-POINT_FCBGA989
HM76@
HM76@
SMBUSController
SMBUSController
SML1ALERT# / PCHHOT# / GPIO74
PCI-E*
PCI-E*
CLOCKS
CLOCKS
3
SMBALERT# / GPIO11
SML0ALERT# / GPIO60
SML0DATA
SML1CLK / GPIO58
SML1DATA / GPIO75
Link
Link
PEG_A_CLKRQ# / GPIO47
CLKOUT_PEG_A_N
CLKOUT_PEG_A_P
CLKOUT_DMI_N CLKOUT_DMI_P
CLKOUT_DP_N
CLKOUT_DP_P
CLKIN_DMI_N CLKIN_DMI_P
CLKIN_GND1_N CLKIN_GND1_P
CLKIN_DOT_96N CLKIN_DOT_96P
CLKIN_SATA_N CLKIN_SATA_P
REFCLK14IN
CLKIN_PCILOOPBACK
XTAL25_IN
XTAL25_OUT
XCLK_RCOMP
CLKOUTFLEX0 / GPIO64
CLKOUTFLEX1 / GPIO65
CLKOUTFLEX2 / GPIO66
CLKOUTFLEX3 / GPIO67
FLEX CLOCKS
FLEX CLOCKS
E12
H14
SMBCLK
C9
SMBDATA
A12
C8
SML0CLK
G12
C13
E14
M16
M7
CL_CLK1
T11
CL_DATA1
P10
CL_RST1#
M10
AB37 AB38
AV22 AU22
AM12 AM13
BF18 BE18
BJ30 BG30
G24 E24
AK7 AK5
K45
H45
V47 V49
Y47
K43
F47
H47
K49
BIOS Request SKU ID
PCH_GPI011
PCH_SMBCLK
PCH_SMBDATA
DRAMRST_CNTRL_PCH
PCH_SML0CLK
PCH_SML0DATA
PCH_HOT#
SML1CLK
SML1DATA
+3V_PCH
1 2
CLK_CPU_DMI# CLK_CPU_DMI
CLK_BUF_CPU_DMI# CLK_BUF_CPU_DMI
CLKIN_DMI2# CLKIN_DMI2
CLK_BUF_DREF_96M# CLK_BUF_DREF_96M
CLK_BUF_PCIE_SATA# CLK_BUF_PCIE_SATA
CLK_BUF_ICH_14M
CLK_PCI_LPBACK
XTAL25_IN XTAL25_OUT
XCLK_RCOMP
27M_SSC
PCH_GPIO67
12
R134 10K_0402_5%R134 10K_0402_5%
12
R140 10K_0402_5%R140 10K_0402_5%
R143
R143 10K_0402_5%
10K_0402_5%
1 2
R145 10K_0402_5%
R145 10K_0402_5%
@
@
CLK_CPU_DMI# <6> CLK_CPU_DMI <6>
1 2
R155 10K_0402_5%R155 10K_0402_5%
1 2
R157 10K_0402_5%R157 10K_0402_5%
1 2
R159 10K_0402_5%R159 10K_0402_5%
1 2
R160 10K_0402_5%R160 10K_0402_5%
1 2
R162 10K_0402_5%R162 10K_0402_5%
1 2
R163 10K_0402_5%R163 10K_0402_5%
1 2
R164 10K_0402_5%R164 10K_0402_5%
1 2
R166 10K_0402_5%R166 10K_0402_5%
1 2
R167 10K_0402_5%R167 10K_0402_5%
CLK_PCI_LPBACK <18>
R171
R171
90.9_0402_1%
90.9_0402_1%
1 2
PCH_GPIO67 <19>
+3V_PCH
R139
R139
1K_0402_5%
1K_0402_5%
+3V_PCH
+V1.05S_VCCP
2
DRAMRST_CNTRL_PCH <10,7>
12
+3V_PCH
XTAL25_IN
XTAL25_OUT
C196
C196
12P_0402_50V8J
12P_0402_50V8J
Q60A
Q60A 2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
6 1
3
6 1
3
SMB_CLK_S3SMB_CLK_S3
2
+3VS
5
4
SMB_DATA_S3SMB_DATA_S3
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6 Q60B
Q60B
Q61A
Q61A 2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6
2N7002DW-T/R7_SOT363-6 Q61B
Q61B
EC_SMB_CK2
2
+3VS
5
4
EC_SMB_DA2
1 2
R169 1M_0402_5%R169 1M_0402_5%
3
2
Y2
Y2
25MHZ_10PF_7V25000014
25MHZ_10PF_7V25000014
1
2
OSC
NC
1
SMB_CLK_S3 <12,13,26>
DIMM1 DIMM2 Mini Card
SMB_DATA_S3 <12,13,26>
EC_SMB_CK2 <29,32>
VGA EC Thermal Sensor
EC_SMB_DA2 <29,32>
2.2K_0402_5%
2.2K_0402_5%
PCH_SML0CLK
PCH_SML0DATA
SML1DATA EC_SMB_DA2 SML1CLK EC_SMB_CK2
PCH_SMBCLK SMB_CLK_S3 PCH_SMBDATA SMB_DATA_S3
4
NC
1
OSC
1
12P_0402_50V8J
12P_0402_50V8J
2
+3V_PCH
R544
R544
1 2
1 2
+3V_PCH
RP23
RP23
18 27 36 45
2.2K_0804_8P4R_5%
2.2K_0804_8P4R_5%
+3V_PCH
RP24
RP24
18 27 36 45
2.2K_0804_8P4R_5%
2.2K_0804_8P4R_5%
C197
C197
R545
R545
2.2K_0402_5%
2.2K_0402_5%
+3VS
+3VS
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAW ING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONS ENT OF COMPAL ELEC TRONICS, INC.
3
2011/06/15 2012/07/11
2011/06/15 2012/07/11
2011/06/15 2012/07/11
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
PCH (2/9) PCIE, SMBUS, CLK
PCH (2/9) PCIE, SMBUS, CLK
PCH (2/9) PCIE, SMBUS, CLK
LA-9632P
LA-9632P
LA-9632P
15 60Wednesday, February 27, 2013
15 60Wednesday, February 27, 2013
15 60Wednesday, February 27, 2013
1
1.0
1.0
1.0
of
of
of
Loading...
+ 34 hidden pages