HP DV7 AMD-JBK00 Schematics

A
B
C
D
E
1 1
2 2
Compal confidential
JBK00 LA-4093P Schematics Document
Mobile AMD S1G2 CPU with ATI RX781 & SB700 core logic with M86-M
3 3
2009-03-25
REV:1.0
4 4
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
158Wednesday, April 15, 2009
158Wednesday, April 15, 2009
158Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
B
C
D
E
Compal confidential
1 1
GDDRVRAM 1GMB
page 21,22,23,24
Discrete
ATI M86M
P15,16,17,18,19,20
LVDS Panel Interface
2 2
CRT
HDMI
P28
P27
P29
PCI-E BUS*5
RTL8111C
10/100/1000
Mini-Card*2
WLAN & TV Tunner
P36
Thermal Sensor ADM1032ARMZ
Fan conn
PCI-E Lane*16
Consumer AMD Discrete 17"
AMD S1G2 CPU
P6
P4
A-Link Express II 4X PCI-E
Express Card
P38
P37
638-PIN uFCPGA 638
P4, 5, 6, 7
Hyper Transport Link 2.6GHz
16X16
ATI RX781
P10, 11, 12, 13, 14
ATI SB700
P30 31 32 33 34
DDR2 667MHz 1.8V DDR2 800MHz 1.8V
Dual Channel
USB2.0 X12
Azalia SATA Master-1 SATA Master-2 SATA Slave SATA Slave
DDR2-SO-DIMM X2
BANK 0, 1, 2, 3
P8, 9
Finger Print
USB Camera with Digital MIC
USB conn x4
BT Conn
Touch Screen
Dock
72QFN
Clock Generator SLG8SP626
P26
P43
P28
P43
P43
P43
P47
3 3
RJ45 Conn.
P36
LPC BUS
LED
P46
RTC CKT.
P30
Docking CKT.
P47
JMB380
CardReader
P38 P38
P38
1394 Conn.
SPI ROM
SPI
P44
Touch Pad CONN.
P46
ENE
KB926
CIR
P42
P45
Int.KBD
P45
DC/DC Interface CKT.
4 4
ACCELEROMETER.
LIS302DLTR
A
P48
P39
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
Audio CKT AMP & Audio Jack
Codec_92HD71B7
MDC V1.5
SATA HDD Connector
SATA ODD Connector
SATA 2nd HDD Connector
e-SATA Connector
D
P40
P42
P35
P35
P35
P43
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
Subwoofer
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
TPA6020A2
SUBAMP
TPA3007D1
E
P41
P42
P38
C
C
C
of
of
of
258Wednesday, April 15, 2009
258Wednesday, April 15, 2009
258Wednesday, April 15, 2009
A
Voltage Rails
B
C
D
E
+5VS
1 1
power plane
+1.8V +0.9V
State
+B +3VL
+5VALW +3VALW +1.2VALW +3V_LAN+5VL
+3VS +2.5VS +1.8VS +1.5VS +1.1VS +VGA_CORE +1.2V_HT +CPU_CORE_NB +CPU_CORE_0 +CPU_CORE_1
Symbol Note :
: means Digital Ground
: means Analog Ground
@ : means just reserve , no build DEBUG@ : means just reserve for debug.
Layout Notes
L
@ : means just reserve , no build
45@ : means need be mounted when 45 level assy or rework stage.
RX781R1@ : means just reserve for R1 FRU BOM
SBR1 @ : means just reserve for R1 FRU BOM M86R1@ : means just reserve for R1 FRU BOM
U5
U5
M86M
M86M R1
M86M R1 M86R3@
M86R3@ U3
S0
2 2
S1
S3
S5 S4/AC
S5 S4/ Battery only
S5 S4/AC & Battery don't exist
O O O O O
X
O MEANS ON X MEANS OFF
I2C / SMBUS ADDRESSING
DEVICE
3 3
DDR SO-DIMM 0 DDR SO-DIMM 1 CLOCK GENERATOR (EXT.)
HEX
A0
D2 3AACCELEROMETER 0 0 1 1 1 0 1 0
EC SM Bus1 address
Device
Smart Battery
24C16
CPU SIC interface
4 4
HEX HEX
Address Address
0001 011X b
16H
1010 000X b
A0H
1001 100X b
98H
A
O O O O
X
O
XX X
OO OO
X
X
XX X
ADDRESS
1 0 1 0 0 0 0 0 1 0 1 0 0 1 0 0A4 1 1 0 1 0 0 1 0
EC SM Bus2 address
Device ADI1032-2 CPU ADI1032-1 VGA
9AH 98H
1001 101X b 1001 100X b
B
RX781
SB700
PCB
SMBUS Control Table
SOURCE
SMB_EC_CK1 SMB_EC_DA1 SMB_EC_CK2 SMB_EC_DA2 I2C_CLK I2C_DATA DDC_CLK0 DDC_DATA0 DDC_CLK1 DDC_DATA1 SCL0 SDA0 SCL1 SDA1 SCL2 SDA2 SCL3 SDA3
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
KB926
KB926
RS780M
RS780M
RS780M
SB700
SB700
SB700
SB700
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
C
X X
X
XX
EEPROMBATTINVERTER
V
XX XX
XX XXX XX XXXX XXXX XX
Deciphered Date
Deciphered Date
Deciphered Date
U3
RX781 R1
RX781 R1 RX781R3@
RX781R3@
U15
U15
SB700 R1
SB700 R1 SBR3@
SBR3@
ZZZ
ZZZ
PCB LA-4093P REV1.0 M/B
PCB LA-4093P REV1.0 M/B
THERMAL SENSORSERIAL
CPU & ADM1032
I / II
CLK CHIPSODIMM
V
XXXXXX
V
X X
MINI CARD
Slot 2
XXXXX XXX
XXXX
XX
V
XXX
VV
XX
X
XX
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
D
Date: Sheet
X
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
LCD
XX X
V
XXX XXXX XXX
HDMI
X X X
V
G-Sensor
X X X X X
V
X X X
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
E
of
of
of
358Wednesday, April 15, 2009
358Wednesday, April 15, 2009
358Wednesday, April 15, 2009
C
C
C
A
B
C
D
E
1 1
+1.2V_HT
250 mil
1
C1
H_CADIP[0..15]10
H_CADIP[0..15] H_CADIN[0..15]
H_CADOP[0..15] H_CADON[0..15]
H_CADOP[0..15] 10 H_CADON[0..15] 10H_CADIN[0..15]10
C1
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
1
C2
C2
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
VLDT CAP.
1
C3
C3
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1
2
C4
C4
0.22U_0603_16V4Z
0.22U_0603_16V4Z
1
C5
C5 180P_0402_50V8J
180P_0402_50V8J
2
1
C6
C6 180P_0402_50V8J
180P_0402_50V8J
2
Near CPU Socket
+1.2V_HT
2 2
3 3
VLDT=500mA
H_CADIP0 H_CADIN0 H_CADIP1 H_CADIN1 H_CADIP2 H_CADIN2 H_CADIP3 H_CADIN3 H_CADIP4 H_CADIN4 H_CADIP5 H_CADIN5 H_CADIP6 H_CADIN6 H_CADIP7 H_CADIN7 H_CADIP8 H_CADIN8 H_CADIP9 H_CADIN9 H_CADIP10 H_CADIN10 H_CADIP11 H_CADIN11 H_CADIP12 H_CADIN12 H_CADIP13 H_CADIN13 H_CADIP14 H_CADIN14 H_CADIP15 H_CADIN15
H_CLKIP010 H_CLKIN010 H_CLKIP110 H_CLKIN110
H_CTLIP010 H_CTLIP110 H_CTLOP1 10
H_CTLIN110
D1 D2 D3 D4
E3 E2 E1
F1 G3 G2 G1
H1
J1 K1 L3 L2 L1
M1
N3 N2 E5 F5 F3 F4
G5
H5 H3 H4 K3 K4 L5
M5 M3 M4
N5 P5
J3
J2
J5 K5
N1 P1 P3 P4
VLDT_A0 VLDT_A1 VLDT_A2 VLDT_A3
L0_CADIN_H0 L0_CADIN_L0 L0_CADIN_H1 L0_CADIN_L1 L0_CADIN_H2 L0_CADIN_L2 L0_CADIN_H3 L0_CADIN_L3 L0_CADIN_H4 L0_CADIN_L4 L0_CADIN_H5 L0_CADIN_L5 L0_CADIN_H6 L0_CADIN_L6 L0_CADIN_H7 L0_CADIN_L7 L0_CADIN_H8 L0_CADIN_L8 L0_CADIN_H9 L0_CADIN_L9 L0_CADIN_H10 L0_CADIN_L10 L0_CADIN_H11 L0_CADIN_L11 L0_CADIN_H12 L0_CADIN_L12 L0_CADIN_H13 L0_CADIN_L13 L0_CADIN_H14 L0_CADIN_L14 L0_CADIN_H15 L0_CADIN_L15
L0_CLKIN_H0 L0_CLKIN_L0 L0_CLKIN_H1 L0_CLKIN_L1
L0_CTLIN_H0 L0_CTLIN_L0 L0_CTLIN_H1 L0_CTLIN_L1
6090022100G_B
6090022100G_B
CONN@
CONN@
JP1A
JP1A
HT LINK
HT LINK
VLDT_B0 VLDT_B1 VLDT_B2 VLDT_B3
L0_CADOUT_H0 L0_CADOUT_L0 L0_CADOUT_H1 L0_CADOUT_L1 L0_CADOUT_H2 L0_CADOUT_L2 L0_CADOUT_H3 L0_CADOUT_L3 L0_CADOUT_H4 L0_CADOUT_L4 L0_CADOUT_H5 L0_CADOUT_L5 L0_CADOUT_H6 L0_CADOUT_L6 L0_CADOUT_H7 L0_CADOUT_L7 L0_CADOUT_H8 L0_CADOUT_L8 L0_CADOUT_H9
L0_CADOUT_L9 L0_CADOUT_H10 L0_CADOUT_L10 L0_CADOUT_H11 L0_CADOUT_L11 L0_CADOUT_H12 L0_CADOUT_L12 L0_CADOUT_H13 L0_CADOUT_L13 L0_CADOUT_H14 L0_CADOUT_L14 L0_CADOUT_H15 L0_CADOUT_L15
L0_CLKOUT_H0
L0_CLKOUT_L0
L0_CLKOUT_H1
L0_CLKOUT_L1 L0_CTLOUT_H0
L0_CTLOUT_L0 L0_CTLOUT_H1 L0_CTLOUT_L1
+VLDT_B
AE2 AE3 AE4 AE5
AD1 AC1 AC2 AC3 AB1 AA1 AA2 AA3 W2 W3 V1 U1 U2 U3 T1 R1 AD4 AD3 AD5 AC5 AB4 AB3 AB5 AA5 Y5 W5 V4 V3 V5 U5 T4 T3
Y1 W1 Y4 Y3
R2 R3 T5 R5
1 2
C7 4.7U_0805_10V4ZC7 4.7U_0805_10V4Z
H_CADOP0 H_CADON0 H_CADOP1 H_CADON1 H_CADOP2 H_CADON2 H_CADOP3 H_CADON3 H_CADOP4 H_CADON4 H_CADOP5 H_CADON5 H_CADOP6 H_CADON6 H_CADOP7 H_CADON7 H_CADOP8 H_CADON8 H_CADOP9 H_CADON9 H_CADOP10 H_CADON10 H_CADOP11 H_CADON11 H_CADOP12 H_CADON12 H_CADOP13 H_CADON13 H_CADOP14 H_CADON14 H_CADOP15 H_CADON15
H_CLKOP0 10 H_CLKON0 10 H_CLKOP1 10 H_CLKON1 10
H_CTLOP0 10 H_CTLON0 10H_CTLIN010
H_CTLON1 10
PWM Fan Control circuit
CH751H-40PT_SOD323-2
CH751H-40PT_SOD323-2
FAN_PWM45
+5VS
JP2
JP2
1
C8
D1
D1
2 1
6
2
1
D
D
Q1
Q1
G
G
3
S
S
SI3456BDV-T1-E3_TSOP6
SI3456BDV-T1-E3_TSOP6
4 5
C8
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
+VCC_FAN
1
C9
0.1U_0402_16V4Z@C90.1U_0402_16V4Z@
2
12
D2
@D2
@ RLZ5.1B_LL34
RLZ5.1B_LL34
1
1
2
2
3
GND
4
GND
ACES_88231-02001
ACES_88231-02001
CONN@
CONN@
4 4
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
458Wednesday, April 15, 2009
458Wednesday, April 15, 2009
458Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
B
C
D
E
1 1
2 2
3 3
4 4
+1.8V
R1
1K_0402_1% R11K_0402_1%
1K_0402_1% R21K_0402_1%
1 2
+MCH_REF
1
R2
Place them close to CPU within 1"
1
2
1 2
+1.8V
DDR_A_ODT08 DDR_A_ODT18
DDR_CS0_DIMMA#8 DDR_CS1_DIMMA#8 DDR_CS0_DIMMB# 9
DDR_CKE0_DIMMA8 DDR_CKE1_DIMMA8
DDR_A_CLK08
DDR_A_CLK#08
DDR_A_CLK18
DDR_A_CLK#18
DDR_A_MA[15..0]8 DDR_B_MA[15..0] 9
DDR_A_BS#08 DDR_A_BS#18 DDR_A_BS#28
DDR_A_RAS#8 DDR_A_CAS#8 DDR_A_WE#8
C12
C12
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C13
C13
2
1000P_0402_25V8J
1000P_0402_25V8J
D10 C10 B10
R4 39.2_0402_1%
R4 39.2_0402_1%
1 2 1 2
R3 39.2_0402_1%
R3 39.2_0402_1%
T2 PADT2 PAD
DDR_A_ODT0 DDR_A_ODT1
DDR_CS0_DIMMA# DDR_CS1_DIMMA# DDR_CS0_DIMMB#
DDR_CKE0_DIMMA DDR_CKE1_DIMMA
DDR_A_CLK0 DDR_A_CLK#0 DDR_A_CLK1
DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_MA14 DDR_A_MA15
DDR_A_BS#0 DDR_A_BS#1 DDR_A_BS#2
DDR_A_RAS# DDR_A_CAS# DDR_A_WE#
AD10 AF10
AE10
AA16
H16 T19
V22 U21 V19
T20 U19 U20 V20
J22 J20
N19 N20 E16 F16 Y16
P19 P20
N21 M20 N22 M19 M22 L20 M24 L21 L19 K22 R21 L22 K20 V24 K24 K19
R20 R23
J21
R19 T22 T24
PLACE CLOSE TO PROCESSOR WITHIN 1.5 INCH
DDR_A_CLK0
DDR_A_CLK#0 DDR_A_CLK1
DDR_A_CLK#1
DDR_B_CLK0
DDR_B_CLK#0 DDR_B_CLK1
DDR_B_CLK#1
JP1B
JP1B
VTT1
MEM:CMD/CTRL/CLK
MEM:CMD/CTRL/CLK
VTT2 VTT3 VTT4
MEMZP MEMZN
RSVD_M1 MA0_ODT0
MA0_ODT1 MA1_ODT0 MA1_ODT1
MA0_CS_L0 MA0_CS_L1 MA1_CS_L0 MA1_CS_L1
MA_CKE0 MA_CKE1
MA_CLK_H0 MA_CLK_L0 MA_CLK_H1 MA_CLK_L1 MA_CLK_H2 MA_CLK_L2 MA_CLK_H3 MA_CLK_L3
MA_ADD0 MA_ADD1 MA_ADD2 MA_ADD3 MA_ADD4 MA_ADD5 MA_ADD6 MA_ADD7 MA_ADD8 MA_ADD9 MA_ADD10 MA_ADD11 MA_ADD12 MA_ADD13 MA_ADD14 MA_ADD15
MA_BANK0 MA_BANK1 MA_BANK2
MA_RAS_L MA_CAS_L MA_WE_L
CONN@
CONN@
VTT_SENSE
MB0_CS_L0 MB0_CS_L1 MB1_CS_L0
MB_CLK_H0
MB_CLK_L0
MB_CLK_H1
MB_CLK_L1
MB_CLK_H2
MB_CLK_L2
MB_CLK_H3
MB_CLK_L3
1
2
1
2
1
2
1
2
VTT5 VTT6 VTT7 VTT8 VTT9
MEMVREF
RSVD_M2
MB0_ODT0 MB0_ODT1 MB1_ODT0
MB_CKE0 MB_CKE1
MB_ADD0 MB_ADD1 MB_ADD2 MB_ADD3 MB_ADD4 MB_ADD5 MB_ADD6 MB_ADD7 MB_ADD8
MB_ADD9 MB_ADD10 MB_ADD11 MB_ADD12 MB_ADD13 MB_ADD14 MB_ADD15
MB_BANK0 MB_BANK1 MB_BANK2
MB_RAS_L MB_CAS_L
MB_WE_L
C10
C10
1.5P_0402_50V9C
1.5P_0402_50V9C
C11
C11
1.5P_0402_50V9C
1.5P_0402_50V9C
C14
C14
1.5P_0402_50V9C
1.5P_0402_50V9C
C15
C15
1.5P_0402_50V9C
1.5P_0402_50V9C
W10 AC10 AB10 AA10 A10
Y10 W17 B18 W26
W23 Y26
V26 W25 U22
J25 H26
P22 R22 A17 A18 AF18 AF17 R26 R25
P24 N24 P26 N23 N26 L23 N25 L24 M26 K26 T26 L26 L25 W24 J23 J24
R24 U26 J26
U25 U24 U23
+0.9V+0.9V
VTT_SENSE
+MCH_REF
DDR_B_ODT0 DDR_B_ODT1
DDR_CS1_DIMMB#
DDR_CKE0_DIMMB DDR_CKE1_DIMMB
DDR_B_CLK0 DDR_B_CLK#0 DDR_B_CLK1 DDR_B_CLK#1DDR_A_CLK#1
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14 DDR_B_MA15
DDR_B_BS#0 DDR_B_BS#1 DDR_B_BS#2
DDR_B_RAS# DDR_B_CAS# DDR_B_WE#
T1PAD T1PAD
T3PAD T3PAD
DDR_B_ODT0 9 DDR_B_ODT1 9
DDR_CS1_DIMMB# 9
DDR_CKE0_DIMMB 9 DDR_CKE1_DIMMB 9
DDR_B_CLK0 9 DDR_B_CLK#0 9 DDR_B_CLK1 9 DDR_B_CLK#1 9
DDR_B_BS#0 9 DDR_B_BS#1 9 DDR_B_BS#2 9
DDR_B_RAS# 9 DDR_B_CAS# 9 DDR_B_WE# 9
DDR_B_D[63..0]9
DDR_B_DM[7..0]9 DDR_A_DM[7..0] 8
DDR_B_DQS09 DDR_B_DQS#09 DDR_B_DQS19 DDR_B_DQS#19 DDR_B_DQS29 DDR_B_DQS#29 DDR_B_DQS39 DDR_B_DQS#39 DDR_B_DQS49 DDR_B_DQS#49 DDR_B_DQS59 DDR_B_DQS#59 DDR_B_DQS69 DDR_B_DQS#69 DDR_B_DQS79 DDR_B_DQS#79
Processor DDR2 Memory Interface
JP1C
DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
DDR_B_DM0 DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7
DDR_B_DQS0 DDR_B_DQS#0 DDR_B_DQS1 DDR_B_DQS#1 DDR_B_DQS2 DDR_B_DQS#2 DDR_B_DQS3 DDR_B_DQS#3 DDR_B_DQS4 DDR_B_DQS#4 DDR_B_DQS5 DDR_B_DQS#5 DDR_B_DQS6 DDR_B_DQS#6 DDR_B_DQS7 DDR_B_DQS#7
AA24 AA23 AD24 AE24 AA26 AA25 AD26 AE25 AC22 AD22 AE20 AF20 AF24 AF23 AC20 AD20 AD18 AE18 AC14 AD14 AF19 AC18 AF16 AF15 AF13 AC12 AB11
AE14 AF14 AF11 AD11
AB26 AE22 AC16 AD12
AC25 AC26 AF21 AF22 AE16 AD16 AF12 AE12
C11 A11 A14 B14 G11 E11 D12 A13 A15 A16 A19 A20 C14 D14 C18 D18 D20 A21 D24 C25 B20 C20 B24 C24 E23 E24 G25 G26 C26 D26 G23 G24
Y11
A12 B16 A22 E25
C12 B12 D16 C16 A24 A23 F26 E26
JP1C
6090022100G_B
6090022100G_B
MB_DATA0 MB_DATA1 MB_DATA2 MB_DATA3 MB_DATA4 MB_DATA5 MB_DATA6 MB_DATA7 MB_DATA8 MB_DATA9 MB_DATA10 MB_DATA11 MB_DATA12 MB_DATA13 MB_DATA14 MB_DATA15 MB_DATA16 MB_DATA17 MB_DATA18 MB_DATA19 MB_DATA20 MB_DATA21 MB_DATA22 MB_DATA23 MB_DATA24 MB_DATA25 MB_DATA26 MB_DATA27 MB_DATA28 MB_DATA29 MB_DATA30 MB_DATA31 MB_DATA32 MB_DATA33 MB_DATA34 MB_DATA35 MB_DATA36 MB_DATA37 MB_DATA38 MB_DATA39 MB_DATA40 MB_DATA41 MB_DATA42 MB_DATA43 MB_DATA44 MB_DATA45 MB_DATA46 MB_DATA47 MB_DATA48 MB_DATA49 MB_DATA50 MB_DATA51 MB_DATA52 MB_DATA53 MB_DATA54 MB_DATA55 MB_DATA56 MB_DATA57 MB_DATA58 MB_DATA59 MB_DATA60 MB_DATA61 MB_DATA62 MB_DATA63
MB_DM0 MB_DM1 MB_DM2 MB_DM3 MB_DM4 MB_DM5 MB_DM6 MB_DM7
MB_DQS_H0 MB_DQS_L0 MB_DQS_H1 MB_DQS_L1 MB_DQS_H2 MB_DQS_L2 MB_DQS_H3 MB_DQS_L3 MB_DQS_H4 MB_DQS_L4 MB_DQS_H5 MB_DQS_L5 MB_DQS_H6 MB_DQS_L6 MB_DQS_H7 MB_DQS_L7
MEM:DATA
MEM:DATA
MA_DATA0 MA_DATA1 MA_DATA2 MA_DATA3 MA_DATA4 MA_DATA5 MA_DATA6 MA_DATA7 MA_DATA8
MA_DATA9 MA_DATA10 MA_DATA11 MA_DATA12 MA_DATA13 MA_DATA14 MA_DATA15 MA_DATA16 MA_DATA17 MA_DATA18 MA_DATA19 MA_DATA20 MA_DATA21 MA_DATA22 MA_DATA23 MA_DATA24 MA_DATA25 MA_DATA26 MA_DATA27 MA_DATA28 MA_DATA29 MA_DATA30 MA_DATA31 MA_DATA32 MA_DATA33 MA_DATA34 MA_DATA35 MA_DATA36 MA_DATA37 MA_DATA38 MA_DATA39 MA_DATA40 MA_DATA41 MA_DATA42 MA_DATA43 MA_DATA44 MA_DATA45 MA_DATA46 MA_DATA47 MA_DATA48 MA_DATA49 MA_DATA50 MA_DATA51 MA_DATA52 MA_DATA53 MA_DATA54 MA_DATA55 MA_DATA56 MA_DATA57 MA_DATA58 MA_DATA59 MA_DATA60 MA_DATA61 MA_DATA62 MA_DATA63
MA_DM0 MA_DM1 MA_DM2 MA_DM3 MA_DM4 MA_DM5 MA_DM6 MA_DM7
MA_DQS_H0 MA_DQS_L0 MA_DQS_H1 MA_DQS_L1 MA_DQS_H2 MA_DQS_L2 MA_DQS_H3 MA_DQS_L3 MA_DQS_H4 MA_DQS_L4 MA_DQS_H5 MA_DQS_L5 MA_DQS_H6 MA_DQS_L6 MA_DQS_H7 MA_DQS_L7
G12 F12 H14 G14 H11 H12 C13 E13 H15 E15 E17 H17 E14 F14 C17 G17 G18 C19 D22 E20 E18 F18 B22 C23 F20 F22 H24 J19 E21 E22 H20 H22 Y24 AB24 AB22 AA21 W22 W21 Y22 AA22 Y20 AA20 AA18 AB18 AB21 AD21 AD19 Y18 AD17 W16 W14 Y14 Y17 AB17 AB15 AD15 AB13 AD13 Y12 W11 AB14 AA14 AB12 AA12
E12 C15 E19 F24 AC24 Y19 AB16 Y13
G13 H13 G16 G15 C22 C21 G22 G21 AD23 AC23 AB19 AB20 Y15 W15 W12 W13
DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
DDR_A_DM0 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7
DDR_A_DQS0 DDR_A_DQS#0 DDR_A_DQS1 DDR_A_DQS#1 DDR_A_DQS2 DDR_A_DQS#2 DDR_A_DQS3 DDR_A_DQS#3 DDR_A_DQS4 DDR_A_DQS#4 DDR_A_DQS5 DDR_A_DQS#5 DDR_A_DQS6 DDR_A_DQS#6 DDR_A_DQS7 DDR_A_DQS#7
DDR_A_D[63..0] 8
DDR_A_DQS0 8 DDR_A_DQS#0 8 DDR_A_DQS1 8 DDR_A_DQS#1 8 DDR_A_DQS2 8 DDR_A_DQS#2 8 DDR_A_DQS3 8 DDR_A_DQS#3 8 DDR_A_DQS4 8 DDR_A_DQS#4 8 DDR_A_DQS5 8 DDR_A_DQS#5 8 DDR_A_DQS6 8 DDR_A_DQS#6 8 DDR_A_DQS7 8 DDR_A_DQS#7 8
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
558Wednesday, April 15, 2009
558Wednesday, April 15, 2009
558Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
L1
+2.5VS
1 1
CLK_CPU_BCLK26
CLK_CPU_BCLK#26
+1.8VS
R15
R15 300_0402_5%
300_0402_5%
1 2
LDT_RST#30
2 2
H_PWRGD30,56
LDT_STOP#11,30
3 3
LDT_RST#
1
C22
C22
0.01U_0402_25V4Z
0.01U_0402_25V4Z @
@
2
+1.8VS
R21
R21 300_0402_5%
300_0402_5%
1 2
H_PWRGD
1
C23
C23
2
+1.8VS
1 2
LDT_STOP#
1
C25
C25
0.01U_0402_25V4Z
0.01U_0402_25V4Z
2
Place close to CPU wihtin 1.5"
0.1U_0402_16V4Z@
0.1U_0402_16V4Z@
R36
R36 300_0402_5%
300_0402_5%
@
@
C16
C16
100U_D2_10VM@
100U_D2_10VM@
SI2: remove 100uF
1 2
C20
C20
1 2
C21 3900P_0402_50V7KC21 3900P_0402_50V7K
+CPU_CORE_0
R487 10_0402_5%R487 10_0402_5%
R486 10_0402_5%R486 10_0402_5%
+CPU_CORE_1
R489 10_0402_5%R489 10_0402_5%
R488 10_0402_5%R488 10_0402_5%
+1.8VS
R30
R30
300_0402_5%
300_0402_5%
1 2
CPU_LDT_REQ#
1
C24
C24
0.01U_0402_25V4Z
0.01U_0402_25V4Z @
@
2
+3VS
+1.8V
CPU_SID
L1
1 2
FBM_L11_201209_300L_0805
FBM_L11_201209_300L_0805
1
+
+
2
3900P_0402_50V7K
3900P_0402_50V7K
12
R8
R8 169_0402_1%
169_0402_1%
Address:100_1100
CPU_VDD0_FB_H
1 2
CPU_VDD0_FB_L
1 2
Close to CPU
CPU_VDD1_FB_H
1 2
CPU_VDD1_FB_L
1 2
R175
R175
20K_0402_5%@
20K_0402_5%@
R18
R18
12
2.2K_0402_5%
2.2K_0402_5%
PV:change to 2.2K
R19
R19
2.2K_0402_5%
2.2K_0402_5%
CPU_SIC
8 7 6 5
12
SMB_EC_CK2 SMB_EC_DA2
+3VS
1
C26
C26
4 4
2200p change to 1000p for ADT7421
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C27
C27
1 2
2200P_0402_50V7K
2200P_0402_50V7K
2
THERMDA_CPU THERMDC_CPU
+1.8V
U2
U2
1
VDD
2 3
ADM1032ARMZ-2REEL_MSOP8
ADM1032ARMZ-2REEL_MSOP8
SCLK
D+
SDATA
ALERT#
D­THERM#4GND
Address:100_1101
A
B
+2.5VDDA
VDDA=300mA
3300P_0402_50V7K
3300P_0402_50V7K
1
1
C174.7U_0805_10V4Z C174.7U_0805_10V4Z
2
2
CPU_CLKIN_SC_P CPU_CLKIN_SC_N
R13 44.2_0402_1%R13 44.2_0402_1% R14 44.2_0402_1%R14 44.2_0402_1%
+1.2V_HT
30.1_0402_1%@
30.1_0402_1%@
R493
R493
1 2 1 2
R492
R492
+1.8V
30.1_0402_1%@
1 2
R814
R814
12
13
D
D
13
D
D
SMB_EC_CK2 25,45
SMB_EC_DA2 25,45
B
30.1_0402_1%@
EC is PU to 5VALW
MV:follow ANT 0E CRB change R493 to GND & R492 to +1.8V
CPU_LDT_REQ# 11,30
C939 0.1U_0402_16V4Z@C939 0.1U_0402_16V4Z@
12
34.8K_0402_1%~N@
34.8K_0402_1%~N@
G
G
2
S
S
Q127 FDV301N_NL_SOT23-3@
Q127 FDV301N_NL_SOT23-3@
G
G
2
S
S
Q129 FDV301N_NL_SOT23-3@
Q129 FDV301N_NL_SOT23-3@
1
C19
C19
C18
C18
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1 2 1 2
CPU_VDD0_FB_H56 CPU_VDD0_FB_L56
CPU_VDD1_FB_H56 CPU_VDD1_FB_L56
CPU_DBRDY CPU_TMS CPU_TCK CPU_TRST#
CPU_TDI CPU_TEST23_TSTUPD CPU_TEST19_PLLTEST0
CPU_TEST18_PLLTEST1 CPU_TEST25_H_BYPASSCLK_H
CPU_TEST25_L_BYPASSCLK_L CPU_TEST21_SCANEN
CPU_TEST20_SCANCLK2 CPU_TEST24_SCANCLK1 CPU_TEST22_SCANSHIFTEN CPU_TEST12_SCANSHIFTENB CPU_TEST27_SINGLECHAIN
1 2
2.09V for Gate
SMB_EC_DA1 44,45,46,54
SMB_EC_CK1 44,45,46,54
LDT_RST# H_PWRGD LDT_STOP# CPU_LDT_REQ#
CPU_SIC CPU_SID
CPU_HTREF0 CPU_HTREF1
CPU_VDD0_FB_H CPU_VDD0_FB_L
CPU_VDD1_FB_H CPU_VDD1_FB_L
R25 0_0402_5%R25 0_0402_5%
FDV301N, the Vgs is: min = 0.65V Typ = 0.85V Max = 1.5V
C
JP1D
JP1D
F8
VDDA1
F9
VDDA2
A9
CLKIN_H
A8
CLKIN_L
B7
RESET_L
A7
PWROK
F10
LDTSTOP_L
C6
LDTREQ_L
AF4
SIC
AF5
SID
AE6
ALERT_L
R6
HT_REF0
P6
HT_REF1
F6
VDD0_FB_H
E6
VDD0_FB_L
Y6
VDD1_FB_H
AB6
VDD1_FB_L
G10
DBRDY
AA9
TMS
AC9
TCK
AD9
TRST_L
AF9
TDI
AD7
TEST23
H10
TEST18
G9
TEST19
E9
TEST25_H
E8
TEST25_L
AB8
TEST21
AF7
TEST20
AE7
TEST24
AE8
TEST22
AC8
TEST12
AF8
TEST27
C2
TEST9
AA6
TEST6
A3
RSVD1
A5
RSVD2
B3
RSVD3
B5
RSVD4
C1
RSVD5
CONN@
CONN@
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
6090022100G_B
6090022100G_B
C
THERMTRIP_L
PROCHOT_L
VDDIO_FB_H VDDIO_FB_L
VDDNB_FB_H VDDNB_FB_L
M11
KEY1
W18
KEY2
CPU_SVC
A6
SVC
CPU_SVD
A4
SVD
AF6 AC7 AA8
MEMHOT_L
THERMDC_CPU
W7
THERMDC THERMDA
DBREQ_L
TEST28_H
TEST28_L
TEST17 TEST16 TEST15 TEST14
TEST10
TEST29_H
TEST29_L
RSVD10
RSVD9 RSVD8 RSVD7 RSVD6
THERMDA_CPU
W8
W9 Y9
VDD_NB_FB_H
H6
VDD_NB_FB_L
G6
CPU_DBREQ#
E10
CPU_TDO
AE9
TDO
CPU_TEST28_H_PLLCHRZ_P
J7
CPU_TEST28_L_PLLCHRZ_N
H8
CPU_TEST17_BP3
D7
CPU_TEST16_BP2
E7
CPU_TEST15_BP1
F7
CPU_TEST14_BP0
C7 C3
TEST7
K8 C4
TEST8
CPU_TEST29_H_FBCLKOUT_P
C9
CPU_TEST29_L_FBCLKOUT_N
C8
H18 H19 AA7 D5 C5
CPU_DBREQ# CPU_DBRDY CPU_TCK CPU_TMS CPU_TDI CPU_TRST# CPU_TDO
NOTE: HDT TERMINATION IS REQUIRED FOR REV. Ax SILICON ONLY.
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
CPU_SVC 56 CPU_SVD 56
CPU_THERMTRIP#_R CPU_PROCHOT#_1.8
R48 300_0402_5%R48 300_0402_5%
12
+1.8V sense no support
T22PAD T22PAD T21PAD T21PAD
VDD_NB_FB_H 56 VDD_NB_FB_L 56
MV:unmount strap pin
+1.8V
R37220_0402_5%@ R37220_0402_5%@
R39220_0402_5%@ R39220_0402_5%@
R40220_0402_5%@ R40220_0402_5%@
R38220_0402_5%@ R38220_0402_5%@
12
12
12
12
12
Deciphered Date
Deciphered Date
Deciphered Date
D
1 2
R10 10K_0402_5%R10 10K_0402_5%
1 2
R5 300_0402_5%R5 300_0402_5%
CPU_THERMTRIP#_R
+1.8V
route as differential
T5PAD T5PAD
as short as possible
T6PAD T6PAD
testpoint under package
T13PAD T13PAD T14PAD T14PAD
+1.8V
+1.8V
T7PAD T7PAD T8PAD T8PAD T10PAD T10PAD T12PAD T12PAD
PV:AMD 4.1 recommend
HDT Connector
R41300_0402_5% R41300_0402_5%
JP3
JP3
1 3 5 7 9 11 13 15 17 19 21
SAMTEC_ASP-68200-07
CONN@ SAMTEC_ASP-68200-07
CONN@
D
Close to CPU
CPU_SVC CPU_SVD
CPU_TEST27_SINGLECHAIN
CPU_TEST21_SCANEN CPU_TEST20_SCANCLK2 CPU_TEST24_SCANCLK1 CPU_TEST22_SCANSHIFTEN CPU_TEST12_SCANSHIFTENB CPU_TEST15_BP1 CPU_TEST14_BP0 CPU_TEST19_PLLTEST0 CPU_TEST18_PLLTEST1 CPU_TEST23_TSTUPD
10 12 14 16 18 20 22 2423 26
3 1
MMBT3904_NL_SOT23-3
MMBT3904_NL_SOT23-3
1 2
R9 300_0402_5%R9 300_0402_5%
CPU_PROCHOT#_1.8
VDD_NB_FB_H VDD_NB_FB_L
2 4 6 8
R484 10_0402_5%R484 10_0402_5% 1 2 1 2
R485 10_0402_5%R485 10_0402_5%
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
B
B
2
Q3
Q3
E
E
C
C
R11
R11
1 2
0_0402_5%@
0_0402_5%@
R6
1 2
R7
R7
1 2
0_0402_5%@R60_0402_5%@ 0_0402_5%
0_0402_5%
PV:change PROCHOT# & delete Q2
+CPU_CORE_NB
0718 AMD --> 1K ohm
1 2
R22 1K_0402_5%R22 1K_0402_5%
1 2
R23 1K_0402_5%R23 1K_0402_5%
1 2
R24 300_0402_5%@R24 300_0402_5%@ R26 300_0402_5%R26 300_0402_5%
1 2 R27 300_0402_5%@R27 300_0402_5%@ R28 300_0402_5%R28 300_0402_5% R29 300_0402_5%@R29 300_0402_5%@ R31 300_0402_5%@R31 300_0402_5%@ R32 300_0402_5%@R32 300_0402_5%@ R33 300_0402_5%@R33 300_0402_5%@ R34 300_0402_5%@R34 300_0402_5%@ R35 300_0402_5%@R35 300_0402_5%@ R49 300_0402_5%@R49 300_0402_5%@
HDT_RST#
12 12 12 12 12 12 12 12 12
+3VS
5
U1
4
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
Y
401621
401621
401621
2
P
B
1
A
G
NC7SZ08P5X_NL_SC70-5@U1NC7SZ08P5X_NL_SC70-5@
3
E
+1.8V
LDT_RST#
E
ENTRIP2 50 H_THERMTRIP# 32,45
H_PROCHOT# 30
SB_PWRGD 32,45,56
of
of
of
658Wednesday, April 15, 2009
658Wednesday, April 15, 2009
658Wednesday, April 15, 2009
C
C
C
A
VDD(+CPU_CORE) decoupling.
+CPU_CORE_0
1
+
+
C30
1 1
C30 330U_X_2VM_R6M
330U_X_2VM_R6M
2
+CPU_CORE_0
1
C32
C32 22U_0805_6.3V6M
22U_0805_6.3V6M
2
+CPU_CORE_0
1
C40
C40
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
2 2
1
C33
C33 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C41
C41
0.01U_0402_25V4Z
0.01U_0402_25V4Z
2
1
+
+
2
1
C34
C34 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C42
C42 180P_0402_50V8J
180P_0402_50V8J
2
C28
C28 330U_X_2VM_R6M
330U_X_2VM_R6M
Near CPU Socket
1
C35
C35 22U_0805_6.3V6M
22U_0805_6.3V6M
2
Under CPU Socket
VDDIO decoupling.
+1.8V
1
C46
C46 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C47
C47 22U_0805_6.3V6M
22U_0805_6.3V6M
2
Under CPU Socket
1
C48
C48
0.22U_0603_16V4Z
0.22U_0603_16V4Z 2
1
C49
C49
0.22U_0603_16V4Z
0.22U_0603_16V4Z 2
B
+CPU_CORE_1
+CPU_CORE_1
1
C36
C36 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C50
C50
180P_0402_50V8J
180P_0402_50V8J 2
1
+
+
C31
C31 330U_X_2VM_R6M
330U_X_2VM_R6M
2
+CPU_CORE_1
1
C51
C51 180P_0402_50V8J
180P_0402_50V8J
2
1
C37
C37 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C43
C43
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
C
JP1E
G4 H2
J9 J11 J13 J15
K6 K10 K12 K14
L4 L7
L9 L11 L13 L15
M2 M6 M8
M10
N7 N9
N11
K16
M16
P16 T16 V16
H25
J17 K18 K21 K23 K25 L17
M18 M21 M23 M25 N17
6090022100G_B
6090022100G_B
Athlon 64 S1 Processor Socket
CONN@
CONN@
JP1E
VDD0_1 VDD0_2 VDD0_3 VDD0_4 VDD0_5 VDD0_6 VDD0_7 VDD0_8 VDD0_9 VDD0_10 VDD0_11 VDD0_12 VDD0_13 VDD0_14 VDD0_15 VDD0_16 VDD0_17 VDD0_18 VDD0_19 VDD0_20 VDD0_21 VDD0_22 VDD0_23
VDDNB_1 VDDNB_2 VDDNB_3 VDDNB_4 VDDNB_5
VDDIO1 VDDIO2 VDDIO3 VDDIO4 VDDIO5 VDDIO6 VDDIO7 VDDIO8 VDDIO9 VDDIO10 VDDIO11 VDDIO12
1
+
+
C29
C29 330U_X_2VM_R6M
330U_X_2VM_R6M
2
1
C38
C38 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C44
C44
0.01U_0402_25V4Z
0.01U_0402_25V4Z
2
1
C39
C39 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C45
C45 180P_0402_50V8J
180P_0402_50V8J
2
+CPU_CORE_0
+CPU_CORE_NB
+1.8V
+CPU_CORE_NB decoupling.
+CPU_CORE_NB
1
C52
C52 22U_0805_6.3V6M
22U_0805_6.3V6M
2
1
C53
C53 22U_0805_6.3V6M
22U_0805_6.3V6M
2
SI2: reserve 22u
1
C54
C54 22U_0805_6.3V6M@
22U_0805_6.3V6M@
2
VDD1_1 VDD1_2 VDD1_3 VDD1_4 VDD1_5 VDD1_6 VDD1_7 VDD1_8
VDD1_9 VDD1_10 VDD1_11 VDD1_12 VDD1_13 VDD1_14 VDD1_15 VDD1_16 VDD1_17 VDD1_18 VDD1_19 VDD1_20 VDD1_21 VDD1_22 VDD1_23 VDD1_24 VDD1_25 VDD1_26
VDDIO27 VDDIO26 VDDIO25 VDDIO24 VDDIO23 VDDIO22 VDDIO21 VDDIO20 VDDIO19 VDDIO18 VDDIO17 VDDIO16 VDDIO15 VDDIO14 VDDIO13
D
JP1F
JP1F
AA4
P8 P10 R4 R7 R9 R11 T2 T6 T8 T10 T12 T14 U7 U9 U11 U13 U15 V6 V8 V10 V12 V14 W4 Y2 AC4 AD2
Y25 V25 V23 V21 V18 U17 T25 T23 T21 T18 R17 P25 P23 P21 P18
+CPU_CORE_1
+1.8V
AA11 AA13 AA15 AA17 AA19
AB23 AB25 AC11 AC13 AC15 AC17 AC19 AC21
AD25 AE11 AE13 AE15 AE17 AE19 AE21 AE23
AB2 AB7 AB9
AD6 AD8
B4 B6 B8
B9 B11 B13 B15 B17 B19 B21 B23 B25
D6 D8
D9 D11 D13 D15 D17 D19 D21 D23 D25
E4
F2 F11 F13 F15 F17 F19 F21 F23 F25
H7
H9 H21 H23
J4
VSS1 VSS2 VSS3 VSS4 VSS5 VSS6 VSS7 VSS8 VSS9 VSS10 VSS11 VSS12 VSS13 VSS14 VSS15 VSS16 VSS17 VSS18 VSS19 VSS20 VSS21 VSS22 VSS23 VSS24 VSS25 VSS26 VSS27 VSS28 VSS29 VSS30 VSS31 VSS32 VSS33 VSS34 VSS35 VSS36 VSS37 VSS38 VSS39 VSS40 VSS41 VSS42 VSS43 VSS44 VSS45 VSS46 VSS47 VSS48 VSS49 VSS50 VSS51 VSS52 VSS53 VSS54 VSS55 VSS56 VSS57 VSS58 VSS59 VSS60 VSS61 VSS62 VSS63 VSS64 VSS65
6090022100G_B
6090022100G_B
Athlon 64 S1 Processor Socket
CONN@
CONN@
VSS66 VSS67 VSS68 VSS69 VSS70 VSS71 VSS72 VSS73 VSS74 VSS75 VSS76 VSS77 VSS78 VSS79 VSS80 VSS81 VSS82 VSS83 VSS84 VSS85 VSS86 VSS87 VSS88 VSS89 VSS90 VSS91 VSS92 VSS93 VSS94 VSS95 VSS96 VSS97 VSS98
VSS99 VSS100 VSS101 VSS102 VSS103 VSS104 VSS105 VSS106 VSS107 VSS108 VSS109 VSS110 VSS111 VSS112 VSS113 VSS114 VSS115 VSS116 VSS117 VSS118 VSS119 VSS120 VSS121 VSS122 VSS123 VSS124 VSS125 VSS126 VSS127 VSS128 VSS129
E
J6 J8 J10 J12 J14 J16 J18 K2 K7 K9 K11 K13 K15 K17 L6 L8 L10 L12 L14 L16 L18 M7 M9 AC6 M17 N4 N8 N10 N16 N18 P2 P7 P9 P11 P17 R8 R10 R16 R18 T7 T9 T11 T13 T15 T17 U4 U6 U8 U10 U12 U14 U16 U18 V2 V7 V9 V11 V13 V15 V17 W6 Y21 Y23 N6
3 3
4 4
+1.8V
1
C55
C55
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
+1.8V +1.8V
1
C60
C60
0.01U_0402_25V4Z
0.01U_0402_25V4Z
2
+1.8V
1
2
Between CPU Socket and DIMM
1
C57
C57
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
180PF Qt'y follow the distance between CPU socket and DIMM0. <2.5inch>
1
C62
C62 180P_0402_50V8J
180P_0402_50V8J
2
1
C76
C76
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
C74
C74
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1
C56
C56
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1
C61
C61
0.01U_0402_25V4Z
0.01U_0402_25V4Z
2
1
C75
C75
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
1
C58
C58
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1
C63
C63 180P_0402_50V8J
180P_0402_50V8J
2
A: Add C165 and C176 to follow AMD Layout review recommand for EMI
1
C77
C77
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
1
C64
C64 180P_0402_50V8J
180P_0402_50V8J
2
1
C: Change to NBO CAP
+
+
C78
C78 220U_Y_4VM
220U_Y_4VM @
@
2
1
C65
C65 180P_0402_50V8J
180P_0402_50V8J
2
VTT decoupling.
+0.9V
1
C66
C66
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
+0.9V
1
C79
C79
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
1
C67
C67
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
Near CPU Socket Right side.
1
C80
C80
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
1
C68
C68
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1
C81
C81
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
+0.9V
Near Power Supply
1
C: Change to NBO CAP
+
+
C59
C59 220U_Y_4VM
220U_Y_4VM
2
1
C69
C69
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1
C82
C82
0.22U_0603_16V4Z
0.22U_0603_16V4Z
2
1
C70
C70 1000P_0402_25V8J
1000P_0402_25V8J
2
1
C83
C83 1000P_0402_25V8J
1000P_0402_25V8J
2
1
C71
C71 1000P_0402_25V8J
1000P_0402_25V8J
2
1
C84
C84 1000P_0402_25V8J
1000P_0402_25V8J
2
1
C72
C72 180P_0402_50V8J
180P_0402_50V8J
2
1
C85
C85 180P_0402_50V8J
180P_0402_50V8J
2
1
C73
C73 180P_0402_50V8J
180P_0402_50V8J
2
1
C86
C86 180P_0402_50V8J
180P_0402_50V8J
2
Near CPU Socket Left side.
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
758Wednesday, April 15, 2009
758Wednesday, April 15, 2009
758Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
+V_DDR_MCH_REF
JP4
JP4
1
VREF
DDR_A_D0 DDR_A_D1
DDR_A_DQS#0
1 1
2 2
3 3
4 4
DDR_CKE0_DIMMA5
DDR_A_BS#25
DDR_A_BS#05 DDR_A_WE#5
DDR_A_CAS#5 DDR_CS1_DIMMA#5
DDR_A_ODT15
SMB_CK_DAT09,26,32,39 SMB_CK_CLK09,26,32,39
+3VS
DDR_A_DQS0 DDR_A_D2
DDR_A_D3 DDR_A_D8
DDR_A_D9 DDR_A_DQS#1
DDR_A_DQS1 DDR_A_D10
DDR_A_D11
DDR_A_D16 DDR_A_D20 DDR_A_D17
DDR_A_DQS#2 DDR_A_DQS2
DDR_A_D18 DDR_A_D19
DDR_A_D24 DDR_A_D25
DDR_A_DM3
DDR_A_D26 DDR_A_D27
DDR_CKE0_DIMMA
DDR_A_BS#2 DDR_A_MA12
DDR_A_MA9 DDR_A_MA8
DDR_A_MA5 DDR_A_MA3 DDR_A_MA1 DDR_A_MA0
DDR_A_MA10 DDR_A_BS#0 DDR_A_WE#
DDR_A_CAS# DDR_A_ODT0 DDR_CS1_DIMMA#
DDR_A_ODT1 DDR_A_D32
DDR_A_D33 DDR_A_DQS#4
DDR_A_DQS4 DDR_A_D34
DDR_A_D35 DDR_A_D40
DDR_A_D41 DDR_A_DM5 DDR_A_D42
DDR_A_D43 DDR_A_D48
DDR_A_D49
DDR_A_DQS#6 DDR_A_DQS6
DDR_A_D50 DDR_A_D51
DDR_A_D56 DDR_A_D57
DDR_A_DM7 DDR_A_D58
DDR_A_D59
1
C103
C103
0.1U_0402_16V4Z
0.1U_0402_16V4Z 2
3
VSS
5
DQ0
7
DQ1
9
VSS
11
DQS0#
13
DQS0
15
VSS
17
DQ2
19
DQ3
21
VSS
23
DQ8
25
DQ9
27
VSS
29
DQS1#
31
DQS1
33
VSS
35
DQ10
37
DQ11
39
VSS
41
VSS
43
DQ16
45
DQ17
47
VSS
49
DQS2#
51
DQS2
53
VSS
55
DQ18
57
DQ19
59
VSS
61
DQ24
63
DQ25
65
VSS
67
DM3
69
NC
71
VSS
73
DQ26
75
DQ27
77
VSS
79
CKE0
81
VDD
83
NC
85
BA2
87
VDD
89
A12
91
A9
93
A8
95
VDD
97
A5
99
A3
101
A1
103
VDD
105
A10/AP
107
BA0
109
WE#
111
VDD
113
CAS#
115
NC/S1#
117
VDD
119
NC/ODT1
121
VSS
123
DQ32
125
DQ33
127
VSS
129
DQS4#
131
DQS4
133
VSS
135
DQ34
137
DQ35
139
VSS
141
DQ40
143
DQ41
145
VSS
147
DM5
149
VSS
151
DQ42
153
DQ43
155
VSS
157
DQ48
159
DQ49
161
VSS
163
NC,TEST
165
VSS
167
DQS6#
169
DQS6
171
VSS
173
DQ50
175
DQ51
177
VSS
179
DQ56
181
DQ57
183
VSS
185
DM7
187
VSS
189
DQ58
191
DQ59
193
VSS
195
SDA
197
SCL
199
VDDSPD
P-TWO_A5692B-A0G16-P
P-TWO_A5692B-A0G16-P CONN@
CONN@
DQ12 DQ13
CK0#
DQ14 DQ15
DQ20 DQ21
DQ22 DQ23
DQ28 DQ29
DQS3#
DQS3 DQ30
DQ31
NC/CKE1
NC/A15 NC/A14
RAS#
ODT0
NC/A13
DQ36 DQ37
DQ38 DQ39
DQ44 DQ45
DQS5#
DQS5 DQ46
DQ47 DQ52
DQ53
CK1#
DQ54 DQ55
DQ60 DQ61
DQS7#
DQS7 DQ62
DQ63
DQ4 DQ5
DM0 DQ6
DQ7
DM1
DM2
VDD
VDD
VDD
VDD
VDD
VDD
DM4
DM6
SAO
VSS
VSS VSS
VSS
VSS VSS
CK0 VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
A11
BA1 S0#
VSS
VSS VSS
VSS
VSS
VSS
VSS
VSS CK1
VSS VSS
VSS
VSS
VSS
VSS SA1
B
+1.8V+1.8V
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40
42 44 46 48 50
NC
52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92
A7
94
A6
96 98
A4
100
A2
102
A0
104 106 108 110 112 114 116 118 120
NC
122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200
DDR_A_D4 DDR_A_D5
DDR_A_DM0 DDR_A_D6
DDR_A_D7 DDR_A_D12
DDR_A_D13 DDR_A_DM1
DDR_A_D14 DDR_A_D15
DDR_A_D21
DDR_A_DM2 DDR_A_D22
DDR_A_D23 DDR_A_D28
DDR_A_D29 DDR_A_DQS#3
DDR_A_DQS3 DDR_A_D30
DDR_A_D31 DDR_CKE1_DIMMA DDR_A_MA15
DDR_A_MA14 DDR_A_MA11
DDR_A_MA7 DDR_A_MA6
DDR_A_MA4 DDR_A_MA2
DDR_A_BS#1 DDR_A_RAS# DDR_CS0_DIMMA#
DDR_A_MA13
DDR_A_D36 DDR_A_D37
DDR_A_DM4 DDR_A_D38
DDR_A_D39 DDR_A_D44
DDR_A_D45 DDR_A_DQS#5
DDR_A_DQS5 DDR_A_D46
DDR_A_D47 DDR_A_D52
DDR_A_D53
DDR_A_DM6 DDR_A_D54
DDR_A_D55 DDR_A_D60
DDR_A_D61 DDR_A_DQS#7
DDR_A_DQS7 DDR_A_D62
DDR_A_D63
DDR_A_D[0..63]
DDR_A_DM[0..7] DDR_A_DQS[0..7] DDR_A_MA[0..15]
DDR_A_DQS#[0..7]
DDR_A_CLK0 5 DDR_A_CLK#0 5
+V_DDR_MCH_REF
1
C95
C95
2
DDR_CKE1_DIMMA 5
DDR_A_BS#1 5 DDR_A_RAS# 5 DDR_CS0_DIMMA# 5
DDR_A_ODT0 5
DDR_A_CLK1 5 DDR_A_CLK#1 5
C
DDR_A_D[0..63] 5
DDR_A_DM[0..7] 5
DDR_A_DQS[0..7] 5
DDR_A_MA[0..15] 5
DDR_A_DQS#[0..7] 5
+1.8V
R43
R43 1K_0402_1%
1K_0402_1%
1 2
1
C96
C96
2
1 2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1000P_0402_25V8J
1000P_0402_25V8J
R44
R44 1K_0402_1%
1K_0402_1%
+V_DDR_MCH_REF 9
D
DDR_A_MA6 DDR_A_MA7 DDR_A_MA11 DDR_A_MA14
DDR_CKE0_DIMMA DDR_A_BS#2 DDR_A_MA15 DDR_CKE1_DIMMA
DDR_A_MA0 DDR_A_BS#1 DDR_A_MA2 DDR_A_MA4
DDR_A_MA5 DDR_A_MA8 DDR_A_MA9 DDR_A_MA12
DDR_A_BS#0 DDR_A_MA1 DDR_A_MA10 DDR_A_MA3
DDR_CS1_DIMMA# DDR_A_ODT1 DDR_A_WE# DDR_A_CAS#
DDR_A_ODT0 DDR_A_MA13 DDR_A_RAS# DDR_CS0_DIMMA#
RP1
RP1 1 8 2 7 3 6 4 5
47_0804_8P4R_5%
47_0804_8P4R_5%
RP2
RP2
47_0804_8P4R_5%
47_0804_8P4R_5%
RP3
RP3 1 8 2 7 3 6 4 5
47_0804_8P4R_5%
47_0804_8P4R_5%
RP4
RP4
47_0804_8P4R_5%
47_0804_8P4R_5%
RP5
RP5
47_0804_8P4R_5%
47_0804_8P4R_5%
RP6
RP6
47_0804_8P4R_5%
47_0804_8P4R_5%
RP7
RP7 1 8 2 7 3 6 4 5
47_0804_8P4R_5%
47_0804_8P4R_5%
+0.9V
1 2
C87 0.1U_0402_16V4Z
C87 0.1U_0402_16V4Z
1 2
C88 0.1U_0402_16V4Z
C88 0.1U_0402_16V4Z
18
1 2
C90 0.1U_0402_16V4Z
C90 0.1U_0402_16V4Z
27 36
1 2
C89 0.1U_0402_16V4Z
C89 0.1U_0402_16V4Z
45
1 2
C91 0.1U_0402_16V4Z
C91 0.1U_0402_16V4Z
1 2
C92 0.1U_0402_16V4Z
C92 0.1U_0402_16V4Z
18
1 2
C93 0.1U_0402_16V4Z
C93 0.1U_0402_16V4Z
27 36
1 2
C94 0.1U_0402_16V4Z
C94 0.1U_0402_16V4Z
45
18
1 2
C98 0.1U_0402_16V4Z
C98 0.1U_0402_16V4Z
27
1 2
36
C97 0.1U_0402_16V4Z
C97 0.1U_0402_16V4Z
45
1 2
18
C100 0.1U_0402_16V4Z
C100 0.1U_0402_16V4Z
27
1 2
36
C99 0.1U_0402_16V4Z
C99 0.1U_0402_16V4Z
45
1 2
C102 0.1U_0402_16V4Z
C102 0.1U_0402_16V4Z
1 2
C101 0.1U_0402_16V4Z
C101 0.1U_0402_16V4Z
E
+1.8V
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
858Wednesday, April 15, 2009
858Wednesday, April 15, 2009
858Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
B
C
D
E
+1.8V
+V_DDR_MCH_REF8
1 1
2 2
3 3
4 4
1
2
DDR_CKE0_DIMMB5
DDR_B_BS#25
DDR_B_BS#05 DDR_B_WE#5
DDR_B_CAS#5 DDR_CS1_DIMMB#5
DDR_B_ODT15
SMB_CK_DAT08,26,32,39 SMB_CK_CLK08,26,32,39
DDR_B_D0 DDR_B_D1
DDR_B_DQS#0 DDR_B_DQS0
C104
C104
DDR_B_D2 DDR_B_D3
DDR_B_D8
1000P_0402_25V8J
1000P_0402_25V8J
DDR_B_D9 DDR_B_DQS#1
DDR_B_DQS1 DDR_B_D10
DDR_B_D11
DDR_B_D16 DDR_B_D17
DDR_B_DQS#2 DDR_B_DQS2
DDR_B_D18 DDR_B_D22 DDR_B_D19
DDR_B_D24 DDR_B_D25
DDR_B_DM3
DDR_B_D26 DDR_B_D27
DDR_CKE0_DIMMB
DDR_B_BS#2 DDR_B_MA12
DDR_B_MA9
DDR_B_MA5 DDR_B_MA3 DDR_B_MA1
DDR_B_MA10 DDR_B_BS#0 DDR_B_WE#
DDR_B_CAS# DDR_B_ODT0 DDR_CS1_DIMMB#
DDR_B_ODT1 DDR_B_D32
DDR_B_D33 DDR_B_DQS#4
DDR_B_DQS4 DDR_B_D34
DDR_B_D35 DDR_B_D40
DDR_B_D41 DDR_B_DM5 DDR_B_D42
DDR_B_D43 DDR_B_D47 DDR_B_D48
DDR_B_D49 DDR_B_D53
DDR_B_DQS#6 DDR_B_DQS6
DDR_B_D50 DDR_B_D51 DDR_B_D55
DDR_B_D56 DDR_B_D57
DDR_B_DM7 DDR_B_D58
DDR_B_D59
+3VS
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C119
C119
1
2
JP5
JP5
1
VREF
3
VSS
5
DQ0
7
DQ1
9
VSS
11
DQS0#
13
DQS0
15
VSS
17
DQ2
19
DQ3
21
VSS
23
DQ8
25
DQ9
27
VSS
29
DQS1#
31
DQS1
33
VSS
35
DQ10
37
DQ11
39
VSS
41
VSS
43
DQ16
45
DQ17
47
VSS
49
DQS2#
51
DQS2
53
VSS
55
DQ18
57
DQ19
59
VSS
61
DQ24
63
DQ25
65
VSS
67
DM3
69
NC
71
VSS
73
DQ26
75
DQ27
77
VSS
79
CKE0
81
VDD
83
NC
85
BA2
87
VDD
89
A12
91
A9
93
A8
95
VDD
97
A5
99
A3
101
A1
103
VDD
105
A10/AP
107
BA0
109
WE#
111
VDD
113
CAS#
115
NC/S1#
117
VDD
119
NC/ODT1
121
VSS
123
DQ32
125
DQ33
127
VSS
129
DQS4#
131
DQS4
133
VSS
135
DQ34
137
DQ35
139
VSS
141
DQ40
143
DQ41
145
VSS
147
DM5
149
VSS
151
DQ42
153
DQ43
155
VSS
157
DQ48
159
DQ49
161
VSS
163
NC,TEST
165
VSS
167
DQS6#
169
DQS6
171
VSS
173
DQ50
175
DQ51
177
VSS
179
DQ56
181
DQ57
183
VSS
185
DM7
187
VSS
189
DQ58
191
DQ59
193
VSS
195
SDA
197
SCL
199
VDDSPD
PTI_A5652D-A0G16-P
PTI_A5652D-A0G16-P
CONN@
CONN@
VSS DQ4 DQ5 VSS DM0 VSS DQ6 DQ7
VSS DQ12 DQ13
VSS
DM1
VSS
CK0
CK0#
VSS DQ14 DQ15
VSS
VSS DQ20 DQ21
VSS
DM2
VSS DQ22 DQ23
VSS DQ28 DQ29
VSS
DQS3#
DQS3
VSS DQ30 DQ31
VSS
NC/CKE1
VDD
NC/A15 NC/A14
VDD
VDD
VDD
BA1
RAS#
VDD ODT0
NC/A13
VDD
VSS DQ36 DQ37
VSS
DM4
VSS DQ38 DQ39
VSS DQ44 DQ45
VSS
DQS5#
DQS5
VSS DQ46 DQ47
VSS DQ52 DQ53
VSS
CK1
CK1#
VSS
DM6
VSS DQ54 DQ55
VSS DQ60 DQ61
VSS
DQS7#
DQS7
VSS DQ62 DQ63
VSS
SAO
SA1
NC
A11
A7 A6
A4 A2 A0
S0#
NC
A
B
+1.8V
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40
42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200
DDR_B_D4 DDR_B_D5
DDR_B_DM0 DDR_B_D6
DDR_B_D7 DDR_B_D12
DDR_B_D13 DDR_B_DM1
DDR_B_D14 DDR_B_D15
DDR_B_D20 DDR_B_D21
DDR_B_DM2
DDR_B_D23 DDR_B_D28
DDR_B_D29 DDR_B_DQS#3
DDR_B_DQS3 DDR_B_D30
DDR_B_D31 DDR_CKE1_DIMMB DDR_B_MA15
DDR_B_MA14 DDR_B_MA11
DDR_B_MA7 DDR_B_MA6DDR_B_MA8
DDR_B_MA4 DDR_B_MA2 DDR_B_MA0
DDR_B_BS#1 DDR_B_RAS# DDR_CS0_DIMMB#
DDR_B_MA13
DDR_B_D36 DDR_B_D37
DDR_B_DM4 DDR_B_D38
DDR_B_D39 DDR_B_D44
DDR_B_D45 DDR_B_DQS#5
DDR_B_DQS5 DDR_B_D46
DDR_B_D52
DDR_B_DM6 DDR_B_D54
DDR_B_D60 DDR_B_D61
DDR_B_DQS#7 DDR_B_DQS7
DDR_B_D62 DDR_B_D63
+3VS
DDR_B_D[0..63]
DDR_B_DM[0..7] DDR_B_DQS[0..7] DDR_B_MA[0..15]
DDR_B_DQS#[0..7]
DDR_B_CLK0 5 DDR_B_CLK#0 5
DDR_CKE1_DIMMB 5
DDR_B_BS#1 5 DDR_B_RAS# 5 DDR_CS0_DIMMB# 5
DDR_B_ODT0 5
DDR_B_CLK1 5 DDR_B_CLK#1 5
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
DDR_B_D[0..63] 5
DDR_B_DM[0..7] 5
DDR_B_DQS[0..7] 5
DDR_B_MA[0..15] 5
DDR_B_DQS#[0..7] 5
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
DDR_B_BS#1 DDR_B_MA2 DDR_B_MA0 DDR_B_MA6
DDR_B_MA4 DDR_B_MA14 DDR_B_MA7 DDR_B_MA11
DDR_B_BS#2 DDR_CKE0_DIMMB DDR_CKE1_DIMMB DDR_B_MA15
DDR_B_MA5 DDR_B_MA8 DDR_B_MA9 DDR_B_MA12
DDR_B_BS#0 DDR_B_MA10 DDR_B_MA3 DDR_B_MA1
DDR_B_ODT1 DDR_CS1_DIMMB# DDR_B_CAS# DDR_B_WE#
DDR_B_MA13 DDR_B_ODT0 DDR_B_RAS# DDR_CS0_DIMMB#
1 8 2 7 3 6 4 5
47_0804_8P4R_5%
47_0804_8P4R_5%
1 8 2 7 3 6 4 5
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
47_0804_8P4R_5%
1 8 2 7 3 6 4 5
47_0804_8P4R_5%
47_0804_8P4R_5%
+0.9V
RP8
RP8
RP9
RP9
RP10
RP10
18 27 36 45
RP11
RP11
18 27 36 45
RP12
RP12
18 27 36 45
RP13
RP13
18 27 36 45
RP14
RP14
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
12
C105 0.1U_0402_16V4Z
C105 0.1U_0402_16V4Z
1 2
C106 0.1U_0402_16V4Z
C106 0.1U_0402_16V4Z
12
C108 0.1U_0402_16V4Z
C108 0.1U_0402_16V4Z
1 2
C107 0.1U_0402_16V4Z
C107 0.1U_0402_16V4Z
12
C109 0.1U_0402_16V4Z
C109 0.1U_0402_16V4Z
1 2
C110 0.1U_0402_16V4Z
C110 0.1U_0402_16V4Z
12
C111 0.1U_0402_16V4Z
C111 0.1U_0402_16V4Z
1 2
C112 0.1U_0402_16V4Z
C112 0.1U_0402_16V4Z
12
C114 0.1U_0402_16V4Z
C114 0.1U_0402_16V4Z
1 2
C113 0.1U_0402_16V4Z
C113 0.1U_0402_16V4Z
12
C116 0.1U_0402_16V4Z
C116 0.1U_0402_16V4Z
1 2
C115 0.1U_0402_16V4Z
C115 0.1U_0402_16V4Z
12
C118 0.1U_0402_16V4Z
C118 0.1U_0402_16V4Z
1 2
C117 0.1U_0402_16V4Z
C117 0.1U_0402_16V4Z
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
+1.8V
C
C
C
of
of
of
958Wednesday, April 15, 2009
958Wednesday, April 15, 2009
958Wednesday, April 15, 2009
E
A
B
C
D
E
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
SB_TX0P 30 SB_TX0N 30 SB_TX1P 30 SB_TX1N 30 SB_TX2P 30 SB_TX2N 30 SB_TX3P 30 SB_TX3N 30
PCIE_MTX_C_GRX_P[0..15]
PCIE_MTX_C_GRX_N[0..15]
PCIE_ITX_C_PRX_P0 37 PCIE_ITX_C_PRX_N0 37 PCIE_ITX_C_PRX_P1 38 PCIE_ITX_C_PRX_N1 38 PCIE_ITX_C_PRX_P2 37 PCIE_ITX_C_PRX_N2 37 PCIE_ITX_C_PRX_P3 36 PCIE_ITX_C_PRX_N3 36
PCIE_ITX_C_PRX_P5 37 PCIE_ITX_C_PRX_N5 37
PCIE_MTX_C_GRX_P[0..15] 15 PCIE_MTX_C_GRX_N[0..15] 15
PCIE_MTX_C_GRX_P0PCIE_MTX_GRX_P0 PCIE_MTX_C_GRX_N0 PCIE_MTX_C_GRX_P1 PCIE_MTX_C_GRX_N1PCIE_MTX_GRX_N1 PCIE_MTX_C_GRX_P2 PCIE_MTX_C_GRX_N2 PCIE_MTX_C_GRX_N3 PCIE_MTX_C_GRX_P3PCIE_MTX_GRX_N3 PCIE_MTX_C_GRX_P4 PCIE_MTX_C_GRX_N4 PCIE_MTX_C_GRX_P5 PCIE_MTX_C_GRX_N5PCIE_MTX_GRX_N5 PCIE_MTX_C_GRX_N6 PCIE_MTX_C_GRX_P6PCIE_MTX_GRX_N6 PCIE_MTX_C_GRX_N7 PCIE_MTX_C_GRX_P7PCIE_MTX_GRX_N7 PCIE_MTX_C_GRX_P8 PCIE_MTX_C_GRX_N8PCIE_MTX_GRX_N8 PCIE_MTX_C_GRX_P9 PCIE_MTX_C_GRX_N9 PCIE_MTX_C_GRX_P10PCIE_MTX_GRX_P10 PCIE_MTX_C_GRX_N10 PCIE_MTX_C_GRX_P11 PCIE_MTX_C_GRX_N11 PCIE_MTX_C_GRX_N12 PCIE_MTX_C_GRX_P12 PCIE_MTX_C_GRX_P13 PCIE_MTX_C_GRX_N13PCIE_MTX_GRX_N13 PCIE_MTX_C_GRX_P14 PCIE_MTX_C_GRX_N14 PCIE_MTX_C_GRX_P15 PCIE_MTX_C_GRX_N15PCIE_MTX_GRX_N15
New Card Cardreader
WLAN GLAN
TV Tuner
H_CLKOP04 H_CLKON04 H_CLKOP14 H_CLKON14
H_CTLOP04
H_CTLON04 H_CTLON14
R57 301_0402_1%R57 301_0402_1%
1 2
0718 Place within 1" layout 1:2
Polarity inversion
Polarity inversion
Polarity inversion
H_CADOP[0..15]4 H_CADON[0..15]4 H_CADIN[0..15] 4
H_CADOP0 H_CADON0 H_CADOP1 H_CADON1 H_CADOP2 H_CADON2 H_CADOP3 H_CADON3 H_CADOP4 H_CADON4 H_CADOP5 H_CADON5 H_CADOP6 H_CADON6 H_CADOP7 H_CADON7
H_CADOP8 H_CADON8 H_CADOP9
H_CADON9 H_CADOP10 H_CADON10 H_CADOP11 H_CADON11 H_CADOP12 H_CADON12 H_CADOP13 H_CADON13 H_CADOP14 H_CADON14 H_CADOP15 H_CADON15
H_CTLOP0 H_CTLON0 H_CTLOP1 H_CTLON1
H_CADON[0..15]
U3A
U3A
Y25
HT_RXCAD0P
Y24
HT_RXCAD0N
V22
HT_RXCAD1P
V23
HT_RXCAD1N
V25
HT_RXCAD2P
V24
HT_RXCAD2N
U24
HT_RXCAD3P
U25
HT_RXCAD3N
T25
HT_RXCAD4P
T24
HT_RXCAD4N
P22
HT_RXCAD5P
P23
HT_RXCAD5N
P25
HT_RXCAD6P
P24
HT_RXCAD6N
N24
HT_RXCAD7P
N25
HT_RXCAD7N
AC24
HT_RXCAD8P
AC25
HT_RXCAD8N
AB25
HT_RXCAD9P
AB24
HT_RXCAD9N
AA24
HT_RXCAD10P
AA25
HT_RXCAD10N
Y22
HT_RXCAD11P
Y23
HT_RXCAD11N
W21
HT_RXCAD12P
W20
HT_RXCAD12N
V21
HT_RXCAD13P
V20
HT_RXCAD13N
U20
HT_RXCAD14P
U21
HT_RXCAD14N
U19
HT_RXCAD15P
U18
HT_RXCAD15N
T22
HT_RXCLK0P
T23
HT_RXCLK0N
AB23
HT_RXCLK1P
AA22
HT_RXCLK1N
M22
HT_RXCTL0P
M23
HT_RXCTL0N
R21
HT_RXCTL1P
R20
HT_RXCTL1N
C23
HT_RXCALP
A24
HT_RXCALN
RS780M_FCBGA528
RS780M_FCBGA528 RX781R1@
RX781R1@
H_CADIP[0..15]H_CADOP[0..15] H_CADIN[0..15]
PART 1 OF 6
PART 1 OF 6
HT_TXCAD0P HT_TXCAD0N HT_TXCAD1P HT_TXCAD1N HT_TXCAD2P HT_TXCAD2N HT_TXCAD3P HT_TXCAD3N HT_TXCAD4P HT_TXCAD4N HT_TXCAD5P HT_TXCAD5N HT_TXCAD6P HT_TXCAD6N HT_TXCAD7P HT_TXCAD7N
HT_TXCAD8P HT_TXCAD8N HT_TXCAD9P
HT_TXCAD9N HT_TXCAD10P HT_TXCAD10N HT_TXCAD11P HT_TXCAD11N HT_TXCAD12P HT_TXCAD12N HT_TXCAD13P HT_TXCAD13N HT_TXCAD14P HT_TXCAD14N HT_TXCAD15P HT_TXCAD15N
HT_TXCLK0P
HT_TXCLK0N
HT_TXCLK1P
HT_TXCLK1N
HYPER TRANSPORT CPU I/F
HYPER TRANSPORT CPU I/F
HT_TXCTL0P
HT_TXCTL0N
HT_TXCTL1P
HT_TXCTL1N
HT_TXCALP HT_TXCALN
H_CADIP[0..15] 4
H_CADIP0
D24
H_CADIN0
D25
H_CADIP1
E24
H_CADIN1
E25
H_CADIP2
F24
H_CADIN2
F25
H_CADIP3
F23
H_CADIN3
F22
H_CADIP4
H23
H_CADIN4
H22
H_CADIP5
J25
H_CADIN5
J24
H_CADIP6
K24
H_CADIN6
K25
H_CADIP7
K23
H_CADIN7
K22
H_CADIP8
F21
H_CADIN8
G21
H_CADIP9
G20
H_CADIN9
H21
H_CADIP10
J20
H_CADIN10
J21
H_CADIP11
J18
H_CADIN11
K17
H_CADIP12
L19
H_CADIN12
J19
H_CADIP13
M19
H_CADIN13
L18
H_CADIP14
M21
H_CADIN14
P21
H_CADIP15
P18
H_CADIN15
M18 H24
H25 L21 L20
H_CTLIP0
M24
H_CTLIN0
M25
H_CTLIP1
P19
H_CTLIN1
R18 B24
B25
0718 Place within 1" layout 1:2
H_CLKIP0 4 H_CLKIN0 4 H_CLKIP1 4 H_CLKIN1 4
H_CTLIP0 4
H_CTLIN0 4
H_CTLIP1 4H_CTLOP14
H_CTLIN1 4
R58 301_0402_1%R58 301_0402_1%
1 2
PCIE_GTX_C_MRX_P[0..15]15
PCIE_GTX_C_MRX_P0 PCIE_GTX_C_MRX_N0 PCIE_GTX_C_MRX_N1
1 1
PCIE_PTX_C_IRX_P037 PCIE_PTX_C_IRX_N037
2 2
3 3
4 4
PCIE_PTX_C_IRX_P138 PCIE_PTX_C_IRX_N138 PCIE_PTX_C_IRX_P237 PCIE_PTX_C_IRX_N237 PCIE_PTX_C_IRX_P336 PCIE_PTX_C_IRX_N336
PCIE_PTX_C_IRX_P537 PCIE_PTX_C_IRX_N537
PCIE_GTX_C_MRX_P1 PCIE_GTX_C_MRX_P2 PCIE_GTX_C_MRX_N2 PCIE_GTX_C_MRX_P3 PCIE_GTX_C_MRX_N3 PCIE_GTX_C_MRX_P4 PCIE_GTX_C_MRX_N4 PCIE_GTX_C_MRX_P5 PCIE_GTX_C_MRX_N5 PCIE_GTX_C_MRX_N6 PCIE_GTX_C_MRX_P6 PCIE_GTX_C_MRX_P7 PCIE_GTX_C_MRX_N7 PCIE_GTX_C_MRX_P8 PCIE_GTX_C_MRX_N8 PCIE_GTX_C_MRX_P9 PCIE_GTX_C_MRX_N9 PCIE_GTX_C_MRX_P10 PCIE_GTX_C_MRX_N10 PCIE_GTX_C_MRX_P11 PCIE_GTX_C_MRX_N11 PCIE_GTX_C_MRX_P12 PCIE_GTX_C_MRX_N12 PCIE_GTX_C_MRX_P13 PCIE_GTX_C_MRX_N13 PCIE_GTX_C_MRX_P14 PCIE_GTX_C_MRX_N14 PCIE_GTX_C_MRX_P15 PCIE_GTX_C_MRX_N15
SB_RX0P30 SB_RX0N30 SB_RX1P30 SB_RX1N30 SB_RX2P30 SB_RX2N30 SB_RX3P30 SB_RX3N30
PCIE_GTX_C_MRX_N[0..15]15
U3B
U3B
D4
GFX_RX0P
C4
GFX_RX0N
A3
GFX_RX1P
B3
GFX_RX1N
C2
GFX_RX2P
C1
GFX_RX2N
E5
GFX_RX3P
F5
GFX_RX3N
G5
GFX_RX4P
G6
GFX_RX4N
H5
GFX_RX5P
H6
GFX_RX5N
J6
GFX_RX6P
J5
GFX_RX6N
J7
GFX_RX7P
J8
GFX_RX7N
L5
GFX_RX8P
L6
GFX_RX8N
M8
GFX_RX9P
L8
GFX_RX9N
P7
GFX_RX10P
M7
GFX_RX10N
P5
GFX_RX11P
M5
GFX_RX11N
R8
GFX_RX12P
P8
GFX_RX12N
R6
GFX_RX13P
R5
GFX_RX13N
P4
GFX_RX14P
P3
GFX_RX14N
T4
GFX_RX15P
T3
GFX_RX15N
AE3
GPP_RX0P
AD4
GPP_RX0N
AE2
GPP_RX1P
AD3
GPP_RX1N
AD1
GPP_RX2P
AD2
GPP_RX2N
V5
GPP_RX3P
W6
GPP_RX3N
U5
GPP_RX4P
U6
GPP_RX4N
U8
GPP_RX5P
U7
GPP_RX5N
AA8
SB_RX0P
Y8
SB_RX0N
AA7
SB_RX1P
Y7
SB_RX1N
AA5
SB_RX2P
AA6
SB_RX2N
W5
SB_RX3P
Y5
SB_RX3N
RS780M_FCBGA528
RS780M_FCBGA528
RX781R1@
RX781R1@
RS780M Display Port Support (muxed on GFX)
DP0
DP1
PCIE_GTX_C_MRX_P[0..15] PCIE_GTX_C_MRX_N[0..15]
PART 2 OF 6
PART 2 OF 6
PCIE I/F GFX
PCIE I/F GFX
PCIE I/F GPP
PCIE I/F GPP
PCIE I/F SB
PCIE I/F SB
PCE_CALRP(PCE_BCALRP) PCE_CALRN(PCE_BCALRN)
GFX_TX0,TX1,TX2 and TX3 AUX0 and HPD0
GFX_TX4,TX5,TX6 and TX7 AUX1 and HPD1
GFX_TX0P GFX_TX0N GFX_TX1P GFX_TX1N GFX_TX2P GFX_TX2N GFX_TX3P GFX_TX3N GFX_TX4P GFX_TX4N GFX_TX5P GFX_TX5N GFX_TX6P GFX_TX6N GFX_TX7P GFX_TX7N GFX_TX8P GFX_TX8N GFX_TX9P
GFX_TX9N GFX_TX10P GFX_TX10N GFX_TX11P GFX_TX11N GFX_TX12P GFX_TX12N GFX_TX13P GFX_TX13N GFX_TX14P GFX_TX14N GFX_TX15P GFX_TX15N
GPP_TX0P
GPP_TX0N
GPP_TX1P
GPP_TX1N
GPP_TX2P
GPP_TX2N
GPP_TX3P
GPP_TX3N
GPP_TX4P
GPP_TX4N
GPP_TX5P
GPP_TX5N
SB_TX0P SB_TX0N SB_TX1P SB_TX1N SB_TX2P SB_TX2N SB_TX3P SB_TX3N
A5
PCIE_MTX_GRX_N0
B5
PCIE_MTX_GRX_P1
A4 B4
PCIE_MTX_GRX_P2
C3
PCIE_MTX_GRX_N2
B2
PCIE_MTX_GRX_P3
D1 D2
PCIE_MTX_GRX_P4
E2
PCIE_MTX_GRX_N4
E1
PCIE_MTX_GRX_P5
F4 F3
PCIE_MTX_GRX_P6
F1 F2
PCIE_MTX_GRX_P7
H4 H3
PCIE_MTX_GRX_P8
H1 H2
PCIE_MTX_GRX_P9
J2
PCIE_MTX_GRX_N9
J1 K4
PCIE_MTX_GRX_N10
K3
PCIE_MTX_GRX_P11
K1
PCIE_MTX_GRX_N11
K2
PCIE_MTX_GRX_P12
M4
PCIE_MTX_GRX_N12
M3
PCIE_MTX_GRX_P13
M1 M2
PCIE_MTX_GRX_P14
N2
PCIE_MTX_GRX_N14
N1
PCIE_MTX_GRX_P15
P1 P2
PCIE_ITX_PRX_P0
AC1
PCIE_ITX_PRX_N0
AC2
PCIE_ITX_PRX_P1
AB4
PCIE_ITX_PRX_N1
AB3
PCIE_ITX_PRX_P2
AA2
PCIE_ITX_PRX_N2
AA1
PCIE_ITX_PRX_P3
Y1
PCIE_ITX_PRX_N3
Y2 Y4 Y3
PCIE_ITX_PRX_P5
V1
PCIE_ITX_PRX_N5
V2
SB_TX0P_C
AD7
SB_TX0N_C
AE7
SB_TX1P_C
AE6
SB_TX1N_C
AD6
SB_TX2P_C
AB6
SB_TX2N_C
AC6
SB_TX3P_C
AD5
SB_TX3N_C
AE5 AC8
AB8
C121 0.1U_0402_16V7KC121 0.1U_0402_16V7K
1 2
C123 0.1U_0402_16V7KC123 0.1U_0402_16V7K
1 2
C125 0.1U_0402_16V7KC125 0.1U_0402_16V7K
1 2
C127 0.1U_0402_16V7KC127 0.1U_0402_16V7K
1 2
C129 0.1U_0402_16V7KC129 0.1U_0402_16V7K
1 2
C131 0.1U_0402_16V7KC131 0.1U_0402_16V7K
1 2
C133 0.1U_0402_16V7KC133 0.1U_0402_16V7K
1 2
C135 0.1U_0402_16V7KC135 0.1U_0402_16V7K
1 2
C137 0.1U_0402_16V7KC137 0.1U_0402_16V7K
1 2
C139 0.1U_0402_16V7KC139 0.1U_0402_16V7K
1 2
C141 0.1U_0402_16V7KC141 0.1U_0402_16V7K
1 2
C143 0.1U_0402_16V7KC143 0.1U_0402_16V7K
1 2
C145 0.1U_0402_16V7KC145 0.1U_0402_16V7K
1 2
C147 0.1U_0402_16V7KC147 0.1U_0402_16V7K
1 2
C149 0.1U_0402_16V7KC149 0.1U_0402_16V7K
1 2
C151 0.1U_0402_16V7KC151 0.1U_0402_16V7K
1 2
C152 0.1U_0402_16V7KC152 0.1U_0402_16V7K
1 2
C153 0.1U_0402_16V7KC153 0.1U_0402_16V7K
1 2
C154 0.1U_0402_16V7KC154 0.1U_0402_16V7K
1 2
C155 0.1U_0402_16V7KC155 0.1U_0402_16V7K
1 2
C156 0.1U_0402_16V7KC156 0.1U_0402_16V7K
1 2
C157 0.1U_0402_16V7KC157 0.1U_0402_16V7K
1 2
C158 0.1U_0402_16V7KC158 0.1U_0402_16V7K
1 2
C159 0.1U_0402_16V7KC159 0.1U_0402_16V7K
1 2
C160 0.1U_0402_16V7KC160 0.1U_0402_16V7K
1 2
C161 0.1U_0402_16V7KC161 0.1U_0402_16V7K
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
1 2
C162 0.1U_0402_16V7KC162 0.1U_0402_16V7K C163 0.1U_0402_16V7KC163 0.1U_0402_16V7K C164 0.1U_0402_16V7KC164 0.1U_0402_16V7K C165 0.1U_0402_16V7KC165 0.1U_0402_16V7K C166 0.1U_0402_16V7KC166 0.1U_0402_16V7K C168 0.1U_0402_16V7KC168 0.1U_0402_16V7K C169 0.1U_0402_16V7KC169 0.1U_0402_16V7K C167 0.1U_0402_16V7KC167 0.1U_0402_16V7K
R55 1.27K_0402_1%R55 1.27K_0402_1%
1 2
R56 2K_0402_1%R56 2K_0402_1%
1 2
C120 0.1U_0402_16V7KC120 0.1U_0402_16V7K C122 0.1U_0402_16V7KC122 0.1U_0402_16V7K C124 0.1U_0402_16V7KC124 0.1U_0402_16V7K C126 0.1U_0402_16V7KC126 0.1U_0402_16V7K C128 0.1U_0402_16V7KC128 0.1U_0402_16V7K C130 0.1U_0402_16V7KC130 0.1U_0402_16V7K C132 0.1U_0402_16V7KC132 0.1U_0402_16V7K C134 0.1U_0402_16V7KC134 0.1U_0402_16V7K C136 0.1U_0402_16V7KC136 0.1U_0402_16V7K C138 0.1U_0402_16V7KC138 0.1U_0402_16V7K C140 0.1U_0402_16V7KC140 0.1U_0402_16V7K C142 0.1U_0402_16V7KC142 0.1U_0402_16V7K C144 0.1U_0402_16V7KC144 0.1U_0402_16V7K C146 0.1U_0402_16V7KC146 0.1U_0402_16V7K C148 0.1U_0402_16V7KC148 0.1U_0402_16V7K C150 0.1U_0402_16V7KC150 0.1U_0402_16V7K
+1.1VS
NEED CHECK R68 & R69 WITH AMD
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
10 58Wednesday, April 15, 2009
10 58Wednesday, April 15, 2009
10 58Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
B
C
D
E
1 1
+1.8VS
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
2 2
+1.8VS
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
2.2U_0603_6.3V4Z
+1.8VS
1 2
R371 300_0402_5%R371 300_0402_5%
2.2U_0603_6.3V4Z
NB_PWRGD
For SB700 A12 use
3 3
L10
L10
1 2
L11
L11
1 2
+1.1VS
4.7K_0402_5%
4.7K_0402_5%
+VDDA18HTPLL
1
C179
C179
2
+VDDA18PCIEPLL
1
C180
C180
2
1 2
R71
R71
1 2
R72
R72
4.7K_0402_5%
4.7K_0402_5%
+VDDA18HTPLL
R67 0_0402_5%R67 0_0402_5%
PLT_RST#14,15,30,36,37,38,44,45
NB_OSC_14.318M26
1 2
CLK_SBLINK_BCLK26 CLK_SBLINK_BCLK#26
+VDDA18PCIEPLL
NB_PWRGD32
LDT_STOP#6,30
CPU_LDT_REQ#6,30
CLK_NBHT26 CLK_NBHT#26
NBGFX_CLK26 NBGFX_CLK#26
+3VS
PV: follow check list connect to GND
UMA_HSYNC14 UMA_VSYNC14
NB_RESET#
NB_PWRGD
R88 10K_0402_5%R88 10K_0402_5%
12
AUX_CAL14
Strap pin
U3C
U3C
F12
AVDD1(NC)
E12
AVDD2(NC)
F14
AVDDDI(NC)
G15
AVSSDI(NC)
H15
AVDDQ(NC)
H14
AVSSQ(NC)
E17
C_Pr(DFT_GPIO5)
F17
Y(DFT_GPIO2)
F15
COMP_Pb(DFT_GPIO4)
G18
RED(DFT_GPIO0)
G17
REDb(NC)
E18
GREEN(DFT_GPIO1)
F18
GREENb(NC)
E19
BLUE(DFT_GPIO3)
F19
BLUEb(NC)
A11
DAC_HSYNC(PWM_GPIO4)
B11
DAC_VSYNC(PWM_GPIO6)
F8
DAC_SCL(PCE_RCALRN)
E8
DAC_SDA(PCE_TCALRN)
G14
DAC_RSET(PWM_GPIO1)
A12
PLLVDD(NC)
D14
PLLVDD18(NC)
B12
PLLVSS(NC)
H17
VDDA18HTPLL
D7
VDDA18PCIEPLL1
E7
VDDA18PCIEPLL2
D8
SYSRESETb
A10
POWERGOOD
C10
LDTSTOPb
C12
ALLOW_LDTSTOP
C25
HT_REFCLKP
C24
HT_REFCLKN
E11
REFCLK_P/OSCIN(OSCIN)
F11
REFCLK_N(PWM_GPIO3)
T2
GFX_REFCLKP
T1
GFX_REFCLKN
U1
GPP_REFCLKP
U2
GPP_REFCLKN
V4
GPPSB_REFCLKP(SB_REFCLKP)
V3
GPPSB_REFCLKN(SB_REFCLKN)
B9
I2C_CLK
A9
I2C_DATA
B8
DDC_DATA0/AUX0N(NC)
A8
DDC_CLK0/AUX0P(NC)
B7
DDC_CLK1/AUX1P(NC)
A7
DDC_DATA1/AUX1N(NC)
B10
STRP_DATA
G11
RSVD
C8
AUX_CAL(NC)
RS780M_FCBGA528
RS780M_FCBGA528
RX781R1@
RX781R1@
PART 3 OF 6
PART 3 OF 6
TXOUT_U1P(PCIE_RESET_GPIO3) TXOUT_U1N(PCIE_RESET_GPIO2)
TXOUT_U3P(PCIE_RESET_GPIO5)
CRT/TVOUT
CRT/TVOUT
TXCLK_UP(PCIE_RESET_GPIO4)
TXCLK_UN(PCIE_RESET_GPIO1)
LVTM
LVTM
PM
PM
LVDS_DIGON(PCE_TCALRP)
LVDS_BLON(PCE_RCALRP)
LVDS_ENA_BL(PWM_GPIO2)
CLOCKs PLL PWR
CLOCKs PLL PWR
MIS.
MIS.
SUS_STAT#(PWM_GPIO5)
TXOUT_L0P(NC)
TXOUT_L0N(NC)
TXOUT_L1P(NC)
TXOUT_L1N(NC)
TXOUT_L2P(NC)
TXOUT_L2N(DBG_GPIO0)
TXOUT_L3P(NC)
TXOUT_L3N(DBG_GPIO2)
TXOUT_U0P(NC) TXOUT_U0N(NC)
TXOUT_U2P(NC) TXOUT_U2N(NC)
TXOUT_U3N(NC)
TXCLK_LP(DBG_GPIO1)
TXCLK_LN(DBG_GPIO3)
VDDLTP18(NC) VSSLTP18(NC)
VDDLT18_1(NC) VDDLT18_2(NC) VDDLT33_1(NC) VDDLT33_2(NC)
VSSLT1(VSS) VSSLT2(VSS) VSSLT3(VSS) VSSLT4(VSS) VSSLT5(VSS) VSSLT6(VSS) VSSLT7(VSS)
TMDS_HPD(NC)
HPD(NC)
THERMALDIODE_P THERMALDIODE_N
TESTMODE
A22 B22 A21 B21 B20 A20 A19 B19
B18 A18 A17 B17 D20 D21 D18 D19
B16 A16 D16 D17
A13 B13
A15 B15 A14 B14
C14 D15 C16 C18 C20 E20 C22
E9 F7 G12
D9 D10
D12 AE8
AD8 D13
PV: follow check list connect to GNDPV: follow check list connect to GND
1 2
R77 0_0402_5%R77 0_0402_5%
1 2
R80
R80
1.8K_0402_5%
1.8K_0402_5%
SUS_STAT# 32 SUS_STAT_R# 14
Strap pin
4 4
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
11 58Wednesday, April 15, 2009
11 58Wednesday, April 15, 2009
11 58Wednesday, April 15, 2009
E
of
of
of
C
C
C
2
1
B B
U3D
U3D
AB12
MEM_A0(NC)
AE16
MEM_A1(NC)
V11
MEM_A2(NC)
AE15
MEM_A3(NC)
AA12
MEM_A4(NC)
AB16
MEM_A5(NC)
AB14
MEM_A6(NC)
AD14
MEM_A7(NC)
AD13
MEM_A8(NC)
AD15
MEM_A9(NC)
AC16
MEM_A10(NC)
AE13
MEM_A11(NC)
AC14
MEM_A12(NC)
Y14
MEM_A13(NC)
AD16
MEM_BA0(NC)
AE17
MEM_BA1(NC)
AD17
MEM_BA2(NC)
W12
MEM_RASb(NC)
Y12
MEM_CASb(NC)
AD18
MEM_WEb(NC)
AB13
MEM_CSb(NC)
AB18
MEM_CKE(NC)
V14
MEM_ODT(NC)
V15
MEM_CKP(NC)
W14
MEM_CKN(NC)
AE12
MEM_COMPP(NC)
AD12
MEM_COMPN(NC)
RS780M_FCBGA528
RS780M_FCBGA528
RX781R1@
RX781R1@
PAR 4 OF 6
PAR 4 OF 6
MEM_DQ0/DVO_VSYNC(NC) MEM_DQ1/DVO_HSYNC(NC)
MEM_DQ2/DVO_DE(NC) MEM_DQ3/DVO_D0(NC)
MEM_DQ4(NC) MEM_DQ5/DVO_D1(NC) MEM_DQ6/DVO_D2(NC) MEM_DQ7/DVO_D4(NC) MEM_DQ8/DVO_D3(NC) MEM_DQ9/DVO_D5(NC)
MEM_DQ10/DVO_D6(NC) MEM_DQ11/DVO_D7(NC)
MEM_DQ12(NC)
MEM_DQ13/DVO_D9(NC) MEM_DQ14/DVO_D10(NC) MEM_DQ15/DVO_D11(NC)
MEM_DQS0P/DVO_IDCKP(NC) MEM_DQS0N/DVO_IDCKN(NC)
MEM_DQS1P(NC)
MEM_DQS1N(NC)
MEM_DM0(NC)
MEM_DM1/DVO_D8(NC)
SBD_MEM/DVO_I/F
SBD_MEM/DVO_I/F
IOPLLVDD18(NC)
IOPLLVDD(NC) IOPLLVSS(NC)
MEM_VREF(NC)
AA18 AA20 AA19 Y19 V17 AA17 AA15 Y15 AC20 AD19 AE22 AC18 AB20 AD22 AC22 AD21
Y17 W18 AD20 AE21
W17 AE19
AE23 AE24
AD23 AE18
+1.8VS +1.1VS
A A
2
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
1
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
12 58Wednesday, April 15, 2009
12 58Wednesday, April 15, 2009
12 58Wednesday, April 15, 2009
of
of
of
C
C
C
A
1 1
+1.1VS
PV:Change C215 from 4.7u to 10u
+1.2V_HT
2 2
+1.8VS
3 3
L22
L22
0_0805_5%
0_0805_5%
4.7U_0805_10V4Z
4.7U_0805_10V4Z
L16
L16
0_0805_5%
0_0805_5%
L18
L18
0_0805_5%
0_0805_5%
L19
L19
0_0805_5%
0_0805_5%
12
C209
C209
4.7U_0805_10V4Z
4.7U_0805_10V4Z
12
2A
C215
C215
10U_0805_10V4Z
10U_0805_10V4Z
12
C225
C225
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2A
12
1
C246
C246
C235
C235
2
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2A
1
C206
C206
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C216
C216
C214
C214
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2A
1
C226
C226
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C236
C236
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
C207
C207
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C217
C217
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
C227
C227
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
C237
C237
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1U_0402_6.3V4Z
1U_0402_6.3V4Z
C208
C208
C228
C228
C238
C238
1
C218
C218
2
+1.8VS
1
C210
C210
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z +VDDHTRX
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C229
C229
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C239
C239
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C251
C251
2
+VDDHT
1
2
+VDDHTTX
1
2
+VDDA18PCIE
1
2
B
U3E
U3E
J17
VDDHT_1
K16
VDDHT_2
L16
VDDHT_3
M16
VDDHT_4
P16
VDDHT_5
R16
VDDHT_6
T16
VDDHT_7
H18
VDDHTRX_1
G19
VDDHTRX_2
F20
VDDHTRX_3
E21
VDDHTRX_4
D22
VDDHTRX_5
B23
VDDHTRX_6
A23
VDDHTRX_7
AE25
VDDHTTX_1
AD24
VDDHTTX_2
AC23
VDDHTTX_3
AB22
VDDHTTX_4
AA21
VDDHTTX_5
Y20
VDDHTTX_6
W19
VDDHTTX_7
V18
VDDHTTX_8
U17
VDDHTTX_9
T17
VDDHTTX_10
R17
VDDHTTX_11
P17
VDDHTTX_12
M17
VDDHTTX_13
J10
VDDA18PCIE_1
P10
VDDA18PCIE_2
K10
VDDA18PCIE_3
M10
VDDA18PCIE_4
L10
VDDA18PCIE_5
W9
VDDA18PCIE_6
H9
VDDA18PCIE_7
T10
VDDA18PCIE_8
R10
VDDA18PCIE_9
Y9
VDDA18PCIE_10
AA9
VDDA18PCIE_11
AB9
VDDA18PCIE_12
AD9
VDDA18PCIE_13
AE9
VDDA18PCIE_14
U10
VDDA18PCIE_15
F9
VDD18_1
G9
VDD18_2
AE11
VDD18_MEM1(NC)
AD11
VDD18_MEM2(NC)
RS780M_FCBGA528
RS780M_FCBGA528
RX781R1@
RX781R1@
PART 5/6
PART 5/6
VDDPCIE_1 VDDPCIE_2 VDDPCIE_3 VDDPCIE_4 VDDPCIE_5 VDDPCIE_6 VDDPCIE_7 VDDPCIE_8
VDDPCIE_9 VDDPCIE_10 VDDPCIE_11 VDDPCIE_12 VDDPCIE_13 VDDPCIE_14 VDDPCIE_15 VDDPCIE_16 VDDPCIE_17
VDDC_1 VDDC_2 VDDC_3 VDDC_4 VDDC_5 VDDC_6 VDDC_7 VDDC_8
VDDC_9 VDDC_10 VDDC_11 VDDC_12
POWER
POWER
VDDC_13 VDDC_14 VDDC_15 VDDC_16 VDDC_17 VDDC_18 VDDC_19 VDDC_20 VDDC_21 VDDC_22
VDD_MEM1(NC) VDD_MEM2(NC) VDD_MEM3(NC) VDD_MEM4(NC) VDD_MEM5(NC) VDD_MEM6(NC)
VDD33_1(NC) VDD33_2(NC)
PV: follow check list connect to GND
VDDA_12=2.5A
A6 B6 C6 D6 E6 F6 G7 H8 J9 K9 M9 L9 P9 R9 T9 V9 U9
K12 J14 U16 J11 K15 M12 L14 L11 M13 M15 N12 N14 P11 P13 P14 R12 R15 T11 T15 U12 T14 J16
AE10 AA11 Y11 AD10 AB10 AC10
H11 H12
C
L17
L17
1 2
FBMA-L11-201209-221LMA30T_0805
+VDDA11PCIE
FBMA-L11-201209-221LMA30T_0805
10U_0805_10V4Z
1 2 1 2 1 2 1 2
12 12
PJP3
PJP3
1 2
PAD-OPEN 4x4m
PAD-OPEN 4x4m
10U_0805_10V4Z 10U_0805_10V4Z
10U_0805_10V4Z
C211
C211 C212
C212
C220 1U_0402_6.3V4ZC220 1U_0402_6.3V4Z C219 1U_0402_6.3V4ZC219 1U_0402_6.3V4Z C222 1U_0402_6.3V4ZC222 1U_0402_6.3V4Z C221 1U_0402_6.3V4ZC221 1U_0402_6.3V4Z C224 0.1U_0402_16V4ZC224 0.1U_0402_16V4Z C223 0.1U_0402_16V4ZC223 0.1U_0402_16V4Z
+1.1VS +NB_VDDC
VDD_CORE=10A
1
1
1
1
C2430.1U_0402_16V4Z C2430.1U_0402_16V4Z
C2300.1U_0402_16V4Z C2300.1U_0402_16V4Z
C2310.1U_0402_16V4Z C2310.1U_0402_16V4Z
2
2
2
1
1
C2440.1U_0402_16V4Z C2440.1U_0402_16V4Z
C23310U_0805_10V4Z C23310U_0805_10V4Z
C2320.1U_0402_16V4Z C2320.1U_0402_16V4Z
2
2
2
+3VS
1
1
1
1
C2410.1U_0402_16V4Z C2410.1U_0402_16V4Z
C2470.1U_0402_16V4Z C2470.1U_0402_16V4Z
C2400.1U_0402_16V4Z C2400.1U_0402_16V4Z
C2420.1U_0402_16V4Z C2420.1U_0402_16V4Z
2
2
2
2
D
U3F
U3F
A25
VSSAHT1
D23
VSSAHT2
E22
VSSAHT3
G22
VSSAHT4
G24
VSSAHT5
G25
VSSAHT6
H19
VSSAHT7
J22
VSSAHT8
L17
VSSAHT9
L22
VSSAHT10
L24
VSSAHT11
+1.1VS
330U_D2E_2.5VM
330U_D2E_2.5VM
1
C234
C234
1
C24510U_0805_10V4Z C24510U_0805_10V4Z
+
+
2
2
L25
VSSAHT12
M20
VSSAHT13
N22
VSSAHT14
P20
VSSAHT15
R19
VSSAHT16
R22
VSSAHT17
R24
VSSAHT18
R25
VSSAHT19
H20
VSSAHT20
U22
VSSAHT21
V19
VSSAHT22
W22
VSSAHT23
W24
VSSAHT24
W25
VSSAHT25
Y21
VSSAHT26
AD25
VSSAHT27
L12
VSS11
M14
VSS12
N13
VSS13
P12
VSS14
P15
VSS15
R11
VSS16
R14
VSS17
T12
VSS18
U14
VSS19
U11
VSS20
U15
VSS21
V12
VSS22
W11
VSS23
W15
VSS24
AC12
VSS25
AA14
VSS26
Y18
VSS27
AB11
VSS28
AB15
VSS29
AB17
VSS30
AB19
VSS31
AE20
VSS32
AB21
VSS33
K11
VSS34
RS780M_FCBGA528
RS780M_FCBGA528
PART 6/6
PART 6/6
GROUND
GROUND
VSSAPCIE1 VSSAPCIE2 VSSAPCIE3 VSSAPCIE4 VSSAPCIE5 VSSAPCIE6 VSSAPCIE7 VSSAPCIE8
VSSAPCIE9 VSSAPCIE10 VSSAPCIE11 VSSAPCIE12 VSSAPCIE13 VSSAPCIE14 VSSAPCIE15 VSSAPCIE16 VSSAPCIE17 VSSAPCIE18 VSSAPCIE19 VSSAPCIE20 VSSAPCIE21 VSSAPCIE22 VSSAPCIE23 VSSAPCIE24 VSSAPCIE25 VSSAPCIE26 VSSAPCIE27 VSSAPCIE28 VSSAPCIE29 VSSAPCIE30 VSSAPCIE31 VSSAPCIE32 VSSAPCIE33 VSSAPCIE34 VSSAPCIE35 VSSAPCIE36 VSSAPCIE37 VSSAPCIE38 VSSAPCIE39 VSSAPCIE40
VSS1 VSS2 VSS3 VSS4 VSS5 VSS6 VSS7 VSS8 VSS9
VSS10
A2 B1 D3 D5 E4 G1 G2 G4 H7 J4 R7 L1 L2 L4 L7 M6 N4 P6 R1 R2 R4 V7 U4 V8 V6 W1 W2 W4 W7 W8 Y6 AA4 AB5 AB1 AB7 AC3 AC4 AE1 AE4 AB2
AE14 D11 G8 E14 E15 J15 J12 K14 M11 L15
E
4 4
A
B
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
Deciphered Date
Deciphered Date
Deciphered Date
D
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
13 58Wednesday, April 15, 2009
13 58Wednesday, April 15, 2009
13 58Wednesday, April 15, 2009
E
of
of
of
C
C
C
A
B
C
D
E
RS780 DFT_GPIO5 mux at CRT_VSYNC pull high to 3K
SI2: Change to 3K pull high
1 1
UMA_VSYNC11
12
R101 3K_0402_5%R101 3K_0402_5%
12
R102 3K_0402_5%@R102 3K_0402_5%@
+3VS
DFT_GPIO5:STRAP_DEBUG_BUS_GPIO_ENABLEb
Enables the Test Debug Bus using GPIO. 1 : Enable (RX780, RS780) 0 : Disable (RX780, RS780) PIN: RS740-->RS780_AUX_CAL; RX780-->NB_TV_C; RS780--> VSYNC#
DFT_GPIO[4:2]: STRAP_PCIE_GPP_CFG[2:0]
These pin straps are used to configure PCI-E GPP mode. 000 : 00001 001 : 00010
RS780 use register to control PCI-E configure
2 2
1 2
R104 150_0402_1%@R104 150_0402_1%@ D4 CH751H-40PT_SOD323-2@D4 CH751H-40PT_SOD323-2@
2 1
RS780 DFT_GPIO1
AUX_CAL11
SUS_STAT_R#11 PLT_RST# 11,15,30,36,37,38,44,45
RX780 DFT_GPIO1 mux at GREEN(Ball E18) and change pull low form 150 to 3K.
010 : 01011 011 : 00100 100 : 01010 101 : 01100 111 : 01011
DFT_GPIO1: LOAD_EEPROM_STRAPS
Selects Loading of STRAPS from EPROM 1 : Bypass the loading of EEPROM straps and use Hardware Default Values 0 : I2C Master can load strap values from EEPROM if connected, or use default values if not connected RS740/RX780: DFT_GPIO1 RS780:SUS_STAT
3 3
4 4
A
RS780 use HSYNC to enable SIDE PORT (internal pull high)
UMA_HSYNC11
B
12
R107 3K_0402_5%@R107 3K_0402_5%@
12
R125 3K_0402_5%R125 3K_0402_5%
+3VS
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
DFT_GPIO0: STRAP_DEBUG_BUS_PCIE_ENABLEb
RX780: Enables the Test Debug Bus using PCIE bus 1 : Disable ( Can still be enabled using nbcfg register access ) 0 : Enable
RS780: Enables Side port memory ( RS780 use HSYNC#)
1. Disable (RS780) 0 : Enable (RS780)
2007/08/02 2008/08/02
2007/08/02 2008/08/02
2007/08/02 2008/08/02
C
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
D
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
14 58Wednesday, April 15, 2009
14 58Wednesday, April 15, 2009
14 58Wednesday, April 15, 2009
E
C
C
C
of
of
of
5
4
3
2
1
PCIE_GTX_C_MRX_P[0..15]10
PCIE_GTX_C_MRX_N[0..15]10
D D
PCIE_MTX_C_GRX_P[0..15]10
PCIE_MTX_C_GRX_N[0..15]10
C C
B B
PCIE_GTX_C_MRX_P[0..15]
PCIE_GTX_C_MRX_N[0..15]
PCIE_MTX_C_GRX_P[0..15]
PCIE_MTX_C_GRX_N[0..15]
U5A
U5A
PCIE_MTX_C_GRX_P15 PCIE_MTX_C_GRX_N15
PCIE_MTX_C_GRX_P14 PCIE_MTX_C_GRX_N14
PCIE_MTX_C_GRX_P13 PCIE_MTX_C_GRX_N13
PCIE_MTX_C_GRX_P12 PCIE_MTX_C_GRX_N12
PCIE_MTX_C_GRX_P11 PCIE_MTX_C_GRX_N11
PCIE_MTX_C_GRX_P10 PCIE_MTX_C_GRX_N10
PCIE_MTX_C_GRX_P9 PCIE_MTX_C_GRX_N9
PCIE_MTX_C_GRX_P8 PCIE_MTX_C_GRX_N8
PCIE_MTX_C_GRX_P7 PCIE_MTX_C_GRX_N7
PCIE_MTX_C_GRX_P6 PCIE_MTX_C_GRX_N6
PCIE_MTX_C_GRX_P5 PCIE_MTX_C_GRX_N5
PCIE_MTX_C_GRX_P4 PCIE_MTX_C_GRX_N4
PCIE_MTX_C_GRX_P3 PCIE_MTX_C_GRX_N3
PCIE_MTX_C_GRX_P2 PCIE_MTX_C_GRX_N2
PCIE_MTX_C_GRX_P1 PCIE_MTX_C_GRX_N1
PCIE_MTX_C_GRX_P0 PCIE_MTX_C_GRX_N0
CLK_PCIE_VGA26 CLK_PCIE_VGA#26
PLT_RST#11,14,30,36,37,38,44,45
AK33
PCIE_RX0P
AJ33
PCIE_RX0N
AJ35
PCIE_RX1P
AJ34
PCIE_RX1N
AH35
PCIE_RX2P
AH34
PCIE_RX2N
AG35
PCIE_RX3P
AG34
PCIE_RX3N
AF33
PCIE_RX4P
AE33
PCIE_RX4N
AE35
PCIE_RX5P
AE34
PCIE_RX5N
AD35
PCIE_RX6P
AD34
PCIE_RX6N
AC35
PCIE_RX7P
AC34
PCIE_RX7N
AB33
PCIE_RX8P
AA33
PCIE_RX8N
AA35
PCIE_RX9P
AA34
PCIE_RX9N
Y35
PCIE_RX10P
Y34
PCIE_RX10N
W35
PCIE_RX11P
W34
PCIE_RX11N
V33
PCIE_RX12P
U33
PCIE_RX12N
U35
PCIE_RX13P
U34
PCIE_RX13N
T35
PCIE_RX14P
T34
PCIE_RX14N
R35
PCIE_RX15P
R34
PCIE_RX15N
Clock
Clock
AJ31
PCIE_REFCLKP
AJ30
PCIE_REFCLKN
SM Bus
AK35 AK34
AM32
SM Bus
NC_SMB_DATA NC_SMBCLK
PERSTB
216-0683008 A11 M86-M_BGA880
216-0683008 A11 M86-M_BGA880
M86R1@
M86R1@
PART 1 OF 7
PART 1 OF 7
P
P C
C I
I
-
­E
E X
X P
P R
R E
E S
S S
S
I
I N
N T
T E
E R
R F
F A
A C
C E
E
PCIE_TX0P PCIE_TX0N
PCIE_TX1P PCIE_TX1N
PCIE_TX2P PCIE_TX2N
PCIE_TX3P PCIE_TX3N
PCIE_TX4P PCIE_TX4N
PCIE_TX5P PCIE_TX5N
PCIE_TX6P PCIE_TX6N
PCIE_TX7P PCIE_TX7N
PCIE_TX8P PCIE_TX8N
PCIE_TX9P PCIE_TX9N
PCIE_TX10P PCIE_TX10N
PCIE_TX11P PCIE_TX11N
PCIE_TX12P PCIE_TX12N
PCIE_TX13P PCIE_TX13N
PCIE_TX14P PCIE_TX14N
PCIE_TX15P PCIE_TX15N
Calibration
Calibration
PCIE_CALRN PCIE_CALRP NC_DRAM_0
NC_DRAM_1
NC_AC_BATT
NC_FAN_TACH
PCIE_GTX_MRX_P15
AG31
PCIE_GTX_MRX_N15
AG30
PCIE_GTX_MRX_P14
AF31
PCIE_GTX_MRX_N14
AF30
PCIE_GTX_MRX_P13
AF28
PCIE_GTX_MRX_N13
AF27
PCIE_GTX_MRX_P12
AD31
PCIE_GTX_MRX_N12
AD30
PCIE_GTX_MRX_P11
AD28
PCIE_GTX_MRX_N11
AD27
PCIE_GTX_MRX_P10
AB31
PCIE_GTX_MRX_N10
AB30
PCIE_GTX_MRX_P9
AB28
PCIE_GTX_MRX_N9
AB27
PCIE_GTX_MRX_P8
AA31
PCIE_GTX_MRX_N8
AA30
PCIE_GTX_MRX_P7
AA28
PCIE_GTX_MRX_N7
AA27
PCIE_GTX_MRX_P6
W31
PCIE_GTX_MRX_N6
W30
PCIE_GTX_MRX_P5
W28
PCIE_GTX_MRX_N5
W27
PCIE_GTX_MRX_P4
V31
PCIE_GTX_MRX_N4
V30
PCIE_GTX_MRX_P3
V28
PCIE_GTX_MRX_N3
V27
PCIE_GTX_MRX_P2
U31
PCIE_GTX_MRX_N2
U30
PCIE_GTX_MRX_P1
U28
PCIE_GTX_MRX_N1
U27
PCIE_GTX_MRX_P0
R31
PCIE_GTX_MRX_N0
R30
AG26
PCIE_CALRP
AJ27 AF3
AG9 AK29 AK14
Close to connector
CV9 0.1U_0402_10V7KCV9 0.1U_0402_10V7K
1 2
CV10 0.1U_0402_10V7KCV10 0.1U_0402_10V7K
1 2
CV11 0.1U_0402_10V7KCV11 0.1U_0402_10V7K
1 2
CV12 0.1U_0402_10V7KCV12 0.1U_0402_10V7K
1 2
CV13 0.1U_0402_10V7KCV13 0.1U_0402_10V7K
1 2
CV14 0.1U_0402_10V7KCV14 0.1U_0402_10V7K
1 2
CV15 0.1U_0402_10V7KCV15 0.1U_0402_10V7K
1 2
CV16 0.1U_0402_10V7KCV16 0.1U_0402_10V7K
1 2
CV17 0.1U_0402_10V7KCV17 0.1U_0402_10V7K
1 2
CV18 0.1U_0402_10V7KCV18 0.1U_0402_10V7K
1 2
CV19 0.1U_0402_10V7KCV19 0.1U_0402_10V7K
1 2
CV20 0.1U_0402_10V7KCV20 0.1U_0402_10V7K
1 2
CV21 0.1U_0402_10V7KCV21 0.1U_0402_10V7K
1 2
CV22 0.1U_0402_10V7KCV22 0.1U_0402_10V7K
1 2
CV23 0.1U_0402_10V7KCV23 0.1U_0402_10V7K
1 2
CV24 0.1U_0402_10V7KCV24 0.1U_0402_10V7K
1 2
CV25 0.1U_0402_10V7KCV25 0.1U_0402_10V7K
1 2
CV26 0.1U_0402_10V7KCV26 0.1U_0402_10V7K
1 2
CV27 0.1U_0402_10V7KCV27 0.1U_0402_10V7K
1 2
CV28 0.1U_0402_10V7KCV28 0.1U_0402_10V7K
1 2
CV29 0.1U_0402_10V7KCV29 0.1U_0402_10V7K
1 2
CV30 0.1U_0402_10V7KCV30 0.1U_0402_10V7K
1 2
CV31 0.1U_0402_10V7KCV31 0.1U_0402_10V7K
1 2
CV32 0.1U_0402_10V7KCV32 0.1U_0402_10V7K
1 2
CV33 0.1U_0402_10V7KCV33 0.1U_0402_10V7K
1 2
CV34 0.1U_0402_10V7KCV34 0.1U_0402_10V7K
1 2
CV35 0.1U_0402_10V7KCV35 0.1U_0402_10V7K
1 2
CV36 0.1U_0402_10V7KCV36 0.1U_0402_10V7K
1 2
CV37 0.1U_0402_10V7KCV37 0.1U_0402_10V7K
1 2
CV38 0.1U_0402_10V7KCV38 0.1U_0402_10V7K
1 2
CV39 0.1U_0402_10V7KCV39 0.1U_0402_10V7K
1 2
CV40 0.1U_0402_10V7KCV40 0.1U_0402_10V7K
1 2
RV5 2K_0402_1%RV5 2K_0402_1%
RV6 1.27K_0402_1%RV6 1.27K_0402_1%
1 2
1 2
PCIE_GTX_C_MRX_P15 PCIE_GTX_C_MRX_N15
PCIE_GTX_C_MRX_P14 PCIE_GTX_C_MRX_N14
PCIE_GTX_C_MRX_P13 PCIE_GTX_C_MRX_N13
PCIE_GTX_C_MRX_P12 PCIE_GTX_C_MRX_N12
PCIE_GTX_C_MRX_P11 PCIE_GTX_C_MRX_N11
PCIE_GTX_C_MRX_P10 PCIE_GTX_C_MRX_N10
PCIE_GTX_C_MRX_P9 PCIE_GTX_C_MRX_N9
PCIE_GTX_C_MRX_P8 PCIE_GTX_C_MRX_N8
PCIE_GTX_C_MRX_P7 PCIE_GTX_C_MRX_N7
PCIE_GTX_C_MRX_P6 PCIE_GTX_C_MRX_N6
PCIE_GTX_C_MRX_P5 PCIE_GTX_C_MRX_N5
PCIE_GTX_C_MRX_P4 PCIE_GTX_C_MRX_N4
PCIE_GTX_C_MRX_P3 PCIE_GTX_C_MRX_N3
PCIE_GTX_C_MRX_P2 PCIE_GTX_C_MRX_N2
PCIE_GTX_C_MRX_P1 PCIE_GTX_C_MRX_N1
PCIE_GTX_C_MRX_P0 PCIE_GTX_C_MRX_N0
+PCIE_VDDC
A A
5
4
Security Classification
Security Classification
Security Classification
2006/09/25 2006/09/25
2006/09/25 2006/09/25
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2006/09/25 2006/09/25
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
15 58Wednesday, April 15, 2009
15 58Wednesday, April 15, 2009
15 58Wednesday, April 15, 2009
1
of
of
of
C
C
C
5
For M86 HDA Enable
+3VS_DELAY
LCD
RV11
RV11
12
10K_0402_5%
10K_0402_5%
@
@ RV108
RV108
12
10K_0402_5%
10K_0402_5%
@
@ RV107
RV107
12
10K_0402_5%
10K_0402_5%
+1.8VS
RV23
RV23
249_0402_1%
249_0402_1%
1.1 PV change 100K to 100
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV2
LV2
+1.8VS
10U_0603_6.3V6M
10U_0603_6.3V6M
D D
C C
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+1.8VS
10U_0603_6.3V6M
10U_0603_6.3V6M
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+VGA_CORE
10U_0603_6.3V6M
10U_0603_6.3V6M
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+1.1VS
10U_0603_6.3V6M
10U_0603_6.3V6M
THM_ALERT# VGA_DDC_DAT VGA_DDC_CLK LCD_DDC_DAT LCD_DDC_CLK HDMIDAT_VGA HDMICLK_VGA CLKREQ_GPIO23
LV5
LV5
LV7
LV7
0.1U_0402_16V4Z
0.1U_0402_16V4Z
12
1
1
CV46
CV46
CV45
CV45
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
12
LV4
LV4
1 2
RV9 10K_0402_5%RV9 10K_0402_5%
1 2
RV10 10K_0402_5%RV10 10K_0402_5%
1 2
RV12 10K_0402_5%RV12 10K_0402_5%
1 2
RV13 10K_0402_5%RV13 10K_0402_5%
1 2
RV14 10K_0402_5%RV14 10K_0402_5%
1 2
RV16 10K_0402_5%RV16 10K_0402_5%
1 2
RV17 10K_0402_5%RV17 10K_0402_5%
1 2
RV18 10K_0402_5%RV18 10K_0402_5%
1 CV48
CV48
2
1U_0402_6.3V4Z
1U_0402_6.3V4Z
12
1 CV53
CV53
2
12
1 CV59
CV59
2
1 CV49
CV49
2
1 CV54
CV54
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z 1
CV60
CV60
2
+3VS_DELAY
+DPLL_PVDD
1
CV47
CV47 1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
68mA
+PCIE_PVDD
1
CV41
CV41 1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
+MPVDD
1
CV55
CV55
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
100mA
+DPLL_VDDC
1
CV61
CV61 1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
52mA
345mA
ENBKL45
+3VS_DELAY
VGA_PWSELECT55
For PCIE reference clock
B B
XTALOUTXTALIN
1.1 PV ADD
@
R234 1M_0402_5%
R234 1M_0402_5%
1
27MHz_16PF_6P27000126@
27MHz_16PF_6P27000126@
2
22P_0402_50V8J@
22P_0402_50V8J@
A A
@
12
YV1
YV1
4 1
GND IN
CV77
CV77
OUT GND
3
CV78
CV78
2
1
22P_0402_50V8J@
22P_0402_50V8J@
2
27M_CLK26
27M_SSC26
5
1 2
RV7 10K_0402_5%
RV7 10K_0402_5%
PSYNC25
LCD_DDC_DAT28
LCD_DDC_CLK28
VRAM_ID025 VRAM_ID125 VRAM_ID225 VRAM_ID325
SOUT_GPIO825 SIN_GPIO925
T4 PADT4 PAD GPIO_1125 GPIO_1225 GPIO_1325
THM_ALERT#25
SCS#_GPIO2225
RV19 1K_0402_5%RV19 1K_0402_5%
12
RV22
RV22 499_0402_1%
499_0402_1%
12
1
CV79
CV79
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
75_0402_1%
75_0402_1%
12
RV28
RV28
RV30
RV30
100_0402_1%
100_0402_1%
4
<BOM Structure>
<BOM Structure>
GPIO_025 GPIO_125
GPIO_525
CLKREQ_GPIO23 JMODE_GPIO24
12
12
1 2
RV165 0_0402_5%@RV165 0_0402_5%@
Reserve
4
VIP_3
LCD_DDC_DAT LCD_DDC_CLK
SCLK_GPIO10
27M_SSIN
+VGA_VREF
+DPLL_PVDD
+PCIE_PVDD
+MPVDD
XTALIN XTALOUT
+DPLL_VDDC
D-25 D+25
U5B
U5B
AM12
VIP_0
AL12
VIP_1
AJ12
VIP_2
VIP / I2C
AH12 AM10
AL10 AJ10
AH10
AP13 AR13
AD12
AR20 AP20
AM35
AR33 AP33
AG19 AG21
27M_SSIN
VIP / I2C
VIP_3 VIP_4 VIP_5 VIP_6 VIP_7
AM9
VHAD_0
AL9
VHAD_1
AJ9
VPHCTL
AL7
VPCLK0
AK7
VIPCLK
AM7
PSYNC
AJ7
DVALID
AK6
SDA
AM6
SCL
AN8
DVPCNTL__MVP_0
AP8
DVPCNTL__MVP_1
AG1
DVPCNTL_0
AH3
DVPCNTL_1
AH2
DVPCNTL_2
AH1
DVPCLK
AJ3
DVPDATA_0
AJ2
DVPDATA_1
MULTI_GFX
MULTI_GFX
DVPDATA_2
EXTERNAL
EXTERNAL
DVPDATA_3
TMDS
TMDS
DVPDATA_4 DVPDATA_5 DVPDATA_6 DVPDATA_7 DVPDATA_8 DVPDATA_9 DVPDATA_10 DVPDATA_11 DVPDATA_12 DVPDATA_13 DVPDATA_14 DVPDATA_15 DVPDATA_16 DVPDATA_17 DVPDATA_18 DVPDATA_19 DVPDATA_20 DVPDATA_21 DVPDATA_22 DVPDATA_23
GPIO_0 GPIO_1
GENERAL
GENERAL
GPIO_2
PURPOSE
PURPOSE
GPIO_3
I/O
I/O
GPIO_4 GPIO_5 GPIO_6 GPIO_7_BLON GPIO_8_ROMSO GPIO_9_ROMSI GPIO_10_ROMSCK GPIO_11 GPIO_12 GPIO_13 GPIO_14_HPD2 GPIO_15_PWRCNTL_0 GPIO_16_SSIN GPIO_17_THERMAL_INT GPIO_18_HPD3 GPIO_19_CTF GPIO_20_PWRCNTL_1 GPIO_21_BBEN GPIO_22_ROMCSB GPIO_23_CLKREQB GPIO_24_JMODE GPIO_25_TDI GPIO_26_TCK GPIO_27_TMS GPIO_28_TDO GEN_A GEN_B GEN_C GEN_D_HPD4 GEN_E GEN_F GEN_G
VREFG
DPLL_PVDD DPLL_PVSS
PCIE_PVDD
MPVDD
PLL
PLL
MPVSS
CLOCKS
CLOCKS
XTALIN XTALOUT
DPLL_VDDC TS_FDO
THERMAL
THERMAL
DMINUS DPLUS
216-0683008 A11 M86-M_BGA880
216-0683008 A11 M86-M_BGA880
AM3 AM2 AN2
AR3 AN4 AR4
AN5 AR5
AR6 AN7
AR7 AG2
AD3 AD2 AD1 AD5 AD4 AC3 AC2 AC1
AG4 AG3 AD9 AD8 AD7
AG5 AR9
AM4
AJ1 AK2 AK1 AL3 AL2 AL1
AP3
AP4
AP5 AP6
AP7
AF2 AF1 AE3 AE2 AE1
AB3 AB2 AB1 AF5 AF4
AB4 AB6 AB7 AB9 AA9 AF8 AF7
AP9
A14 B15
AK4
3
PART 2 OF 7
PART 2 OF 7
TXCAM_DPA0P TXCAP_DPA0N
TX0M_DPA1P
TX0P_DPA1N
TX1M_DPA2P
TX1P_DPA2N
TX2M_DPA3P
TX2P_DPA3N
TXCBM_DPB0P TXCBP_DPB0N
TX3M_DPB1P
TX3P_DPB1N
TX4M_DPB2P
TX4P_DPB2N
TX5M_DPB3P
TX5P_DPB3N
INTEGRATED
INTEGRATED TMDS/DP
TMDS/DP
DPB_VDDR_1 DPB_VDDR_2 DPA_VDDR_3 DPA_VDDR_4
DPB_VSSR_1 DPB_VSSR_2 DPB_VSSR_3 DPB_VSSR_4 DPB_VSSR_6 DPA_VSSR_5 DPA_VSSR_7 DPA_VSSR_8 DPA_VSSR_9
DPA_VSSR_10
NC_TPVDDC NC_TPVSSC
DAC1
DAC1
DAC2
DAC2
DDC
DDC DP AUX
DP AUX
DDC3DATA_DP3_AUXN
DDC3CLK_DP3_AUXP
DDC4DATA_DP4_AUXN
DDC4CLK_DP4_AUXP
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
DPA_PVDD DPA_PVSS
DPB_PVDD DPB_PVSS
DP_CALR
HPD1
HSYNC VSYNC
RSET AVDD
AVSSQ
VDD1DI VSS1DI
COMP
V2SYNC H2SYNC
A2VDD A2VDDQ A2VSSQ
VDD2DI VSS2DI
R2SET
DDC1DATA
DDC1CLK
DDC2DATA
DDC2CLK
3
AN9 AN10
AR10 AP10
AR11 AP11
AR12 AP12
AR14 AP14
AR15 AP15
AR16 AP16
AR17 AP17
AM14 AL14
AH17 AG17
AN19 AN20 AP19 AR19
AN18 AP18 AR18 AN16 AN17 AN15 AN11 AN12 AN13 AN14
AG15
1 2
RV8 150_0402_1%RV8 150_0402_1%
AH18 AG18 AG6
AR31
R
AP31
RB
AR30
G
AP30
GB
AR29
B
AP29
BB
AN29 AN30
R2B
G2B
B2B
AN31 AR32 AP32 AR28
AP28 AM19
R2
AL19 AM18
G2
AL18 AM17
B2
AL17 AK19
C
AK18
Y
AK17 AL15
AM15 AM21 AL21 AK21 AH22
AG22 AJ21 AM29
AL29 AJ15
AH15 AJ5
AJ4 AH14
AG14
M86R1@
M86R1@
+AVDD
+VDD1DI
+A2VDD +A2VDDQ
+VDD1DI
1 2
RV24 715_0402_1%RV24 715_0402_1%
VGA_DDC_DAT VGA_DDC_CLK
2006/09/25 2006/09/25
2006/09/25 2006/09/25
2006/09/25 2006/09/25
HDMI_CLK-_VGA 29 HDMI_CLK+_VGA 29
HDMI_TX0-_VGA 29 HDMI_TX0+_VGA 29
HDMI_TX1-_VGA 29 HDMI_TX1+_VGA 29
HDMI_TX2-_VGA 29 HDMI_TX2+_VGA 29
+DPA_PVDD
+DPB_PVDD
+DPB_VDDR +DPA_VDDR
HPD 29
RED 27
GREEN 27
BLUE 27
CRT_HSYNC 25,27 CRT_VSYNC 27
1 2
RV15 499_0402_1%RV15 499_0402_1%
VGA_DDC_DAT 27 VGA_DDC_CLK 27
Deciphered Date
Deciphered Date
Deciphered Date
HDMIDAT_VGA 29 HDMICLK_VGA 29
2
CRT
HDMI
2
1
20mA
+DPA_PVDD
2
2
CV4210U_0603_6.3V6M CV4210U_0603_6.3V6M
CV43
CV43
1
1
1U_0402_6.3V4Z
1U_0402_6.3V4Z
20mA
+DPB_PVDD
1
1
CV50
CV50
CV511U_0402_6.3V4Z CV511U_0402_6.3V4Z
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
+DPA_VDDR
+DPB_VDDR
+AVDD
1U_0402_6.3V4Z
1U_0402_6.3V4Z
+A2VDD
+A2VDDQ
+VDD1DI
1U_0402_6.3V4Z
1U_0402_6.3V4Z
200mA
2
2
CV57
CV57
CV5610U_0603_6.3V6M CV5610U_0603_6.3V6M
1
1
1U_0402_6.3V4Z
1U_0402_6.3V4Z
200mA
1
1
CV63
CV63
CV620.1U_0402_16V4Z CV620.1U_0402_16V4Z
2
2
1U_0402_6.3V4Z
1U_0402_6.3V4Z
70mA
65mA
85mA
RED GREEN BLUE
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
1
2
10mA
1
2
1
2
Title
Title
Title
1
1
CV65
CV65
2
CV6810U_0603_6.3V6M CV6810U_0603_6.3V6M
CV7110U_0603_6.3V6M CV7110U_0603_6.3V6M
CV74
CV74
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
CV66
CV66
10U_0603_6.3V6M
10U_0603_6.3V6M
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
CV69
CV69
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
CV72
CV72
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
CV75
CV75
2
2
1 2
RV25 150_0402_1%@RV25 150_0402_1%@
1 2
RV26 150_0402_1%@RV26 150_0402_1%@
1 2
RV27 150_0402_1%@RV27 150_0402_1%@
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
401621
401621
401621
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV1
2
1
1
2
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
2
CV58
CV58
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
CV64
CV64 10U_0603_6.3V6M
10U_0603_6.3V6M
2
CV67
CV67
1
CV70
CV70
1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
1
CV73
CV73 1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
CV76
CV76 10U_0603_6.3V6M
10U_0603_6.3V6M
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
LV1
CV44
CV44
0.1U_0402_16V4Z
0.1U_0402_16V4Z
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV3
LV3
CV52
CV52 10U_0603_6.3V6M
10U_0603_6.3V6M
LV6
LV6
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV8
LV8
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV9
LV9
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV10
LV10
12
LV11
LV11
12
LV12
LV12
1
12
12
12
12
+1.8VS
+1.8VS
12
12
+1.1VS
+1.1VS
+1.8VS
+3VS_DELAY
of
16 58Wednesday, April 15, 2009
of
16 58Wednesday, April 15, 2009
of
16 58Wednesday, April 15, 2009
+1.8VS
+1.8VS
C
C
C
5
4
3
2
1
D D
U5F
U5F
PART 7 OF 7
PART 7 OF 7
AJ26
LVDDR_1
AH26
LVDDR_2
AK27
LVDDC_1
AL27
LVDDC_2
AM24
LVSSR_1
AN28
LVSSR_2
AN21
LVSSR_3
AN24
LVSSR_4
AN25
LVSSR_5
AM22
LVSSR_6
AP21
LVSSR_7
AP26
LVSSR_8
AM27
LVSSR_9
AR21
LVSSR_10
AR26
LVSSR_11
AM26
LVSSR_12
AJ22
LVSSR_13
AJ24
LVSSR_14
AL22
LPVDD
AK22
LPVSS
216-0683008 A11 M86-M_BGA880
216-0683008 A11 M86-M_BGA880
M86R1@
M86R1@
VARY_BL
Control
Control
TXCLK_UP
TXCLK_UN TXOUT_U0P TXOUT_U0N TXOUT_U1P TXOUT_U1N TXOUT_U2P TXOUT_U2N TXOUT_U3P TXOUT_U3N
TXCLK_LP TXCLK_LN
TXOUT_L0P
LVDS channel
LVDS channel
TXOUT_L0N TXOUT_L1P TXOUT_L1N TXOUT_L2P TXOUT_L2N TXOUT_L3P TXOUT_L3N
DIGON
AG7 AJ6
AK24 AL24 AN27 AN26 AP27 AR27 AG24 AH24 AK26 AL26
AR22 AP22 AN23 AN22 AP23 AR23 AP24 AR24 AP25 AR25
RV33 10K_0402_5%RV33 10K_0402_5%
LVDS_BCLK+ 28 LVDS_BCLK- 28 LVDS_B0+ 28 LVDS_B0- 28 LVDS_B1+ 28 LVDS_B1- 28 LVDS_B2+ 28 LVDS_B2- 28
LVDS_ACLK+ 28 LVDS_ACLK- 28 LVDS_A0+ 28 LVDS_A0- 28 LVDS_A1+ 28 LVDS_A1- 28 LVDS_A2+ 28 LVDS_A2- 28
12
VGA_ENVDD 28
1
CV82
CV82
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
40mA
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1
CV89
CV89
2
320mA
+LVDDR
CV83
CV83
1
CV90
CV90
2
10U_0603_6.3V6M
10U_0603_6.3V6M
+LVDDC
+LPVDD
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+1.8VS
1 2
LV13
LV13
10U_0603_6.3V6M
10U_0603_6.3V6M
C C
LVDDC+LVDDR=400mA
+1.8VS
1 2
LV14
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV14
10U_0603_6.3V6M
10U_0603_6.3V6M
1
CV85
CV85
2
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1
CV86
CV86
2
+1.8VS
1
CV87
CV87
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
LV15
LV15
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+LVDDC
12
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1
CV84
CV84
2
1
CV88
CV88
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
B B
A A
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2006/09/25 2006/09/25
2006/09/25 2006/09/25
2006/09/25 2006/09/25
3
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
17 58Wednesday, April 15, 2009
17 58Wednesday, April 15, 2009
17 58Wednesday, April 15, 2009
1
C
C
C
of
of
of
5
CV91 330U_V_2.5VM_R9M
D D
+1.8VS +VDDR4
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
12
LV19
LV19
C C
+1.8VS +VDDR5
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
12
LV20
LV20
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+1.8VS
B B
+1.8VS
+1.8VS
A A
+1.8VS
LV21
LV21
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV23
LV23
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV24
LV24
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
LV25
LV25
5
1 2
CV119 10U_0603_6.3V6MCV119 10U_0603_6.3V6M
1 2
CV121 1U_0402_6.3V4ZCV121 1U_0402_6.3V4Z
1 2
CV125 0.1U_0402_16V4ZCV125 0.1U_0402_16V4Z
1 2
CV152 10U_0603_6.3V6MCV152 10U_0603_6.3V6M
1 2
CV148 1U_0402_6.3V4ZCV148 1U_0402_6.3V4Z
1 2
CV143 0.1U_0402_16V4ZCV143 0.1U_0402_16V4Z
1U_0402_6.3V4Z
1
2
1
2
1
2
1
2
1U_0402_6.3V4Z
CV158
CV158
1U_0402_6.3V4Z
1U_0402_6.3V4Z
CV167
CV167
1U_0402_6.3V4Z
1U_0402_6.3V4Z
CV170
CV170
1U_0402_6.3V4Z
1U_0402_6.3V4Z
CV174
CV174
12
CV157
CV157
10U_0603_6.3V6M
10U_0603_6.3V6M
12
CV166
CV166
10U_0603_6.3V6M
10U_0603_6.3V6M
12
CV169
CV169
10U_0603_6.3V6M
10U_0603_6.3V6M
12
CV173
CV173
10U_0603_6.3V6M
10U_0603_6.3V6M
1
2
1
2
1
2
1
2
CV91 330U_V_2.5VM_R9M
CV95 10U_0603_6.3V6MCV95 10U_0603_6.3V6M CV97 10U_0603_6.3V6MCV97 10U_0603_6.3V6M CV99 10U_0603_6.3V6MCV99 10U_0603_6.3V6M CV101 10U_0603_6.3V6MCV101 10U_0603_6.3V6M CV102 1U_0402_6.3V4ZCV102 1U_0402_6.3V4Z CV109 1U_0402_6.3V4ZCV109 1U_0402_6.3V4Z CV111 1U_0402_6.3V4ZCV111 1U_0402_6.3V4Z CV113 1U_0402_6.3V4ZCV113 1U_0402_6.3V4Z
1.1 PV ADD
2
CV159
CV159
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
CV168
CV168
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
CV171
CV171
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
CV175
CV175
1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1 2 1 2 1 2 1 2 1 2 1 2 1 2 1 2
+3VS_DELAY
+VDD_MEM_CLK0
+VDD_MEM_CLK1
+VDD_MEM_CLK2
+VDD_MEM_CLK3
4
+
+
12
CV131 10U_0603_6.3V6MCV131 10U_0603_6.3V6M CV135 1U_0402_6.3V4ZCV135 1U_0402_6.3V4Z CV139 1U_0402_6.3V4ZCV139 1U_0402_6.3V4Z CV144 1U_0402_6.3V4ZCV144 1U_0402_6.3V4Z
4
3.48A
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
+1.8VS
1 2 1 2 1 2 1 2
+1.8VS
1 2
CV105 1U_0402_6.3V4ZCV105 1U_0402_6.3V4Z
1 2
CV93 1U_0402_6.3V4ZCV93 1U_0402_6.3V4Z
1 2
CV96 1U_0402_6.3V4ZCV96 1U_0402_6.3V4Z
1 2
CV98 1U_0402_6.3V4ZCV98 1U_0402_6.3V4Z
1 2
CV100 1U_0402_6.3V4ZCV100 1U_0402_6.3V4Z
1 2
CV107 1U_0402_6.3V4ZCV107 1U_0402_6.3V4Z
1 2
CV103 1U_0402_6.3V4ZCV103 1U_0402_6.3V4Z
1 2
CV104 1U_0402_6.3V4ZCV104 1U_0402_6.3V4Z
76mA
12
LV18
LV18
1 2
CV117 10U_0603_6.3V6MCV117 10U_0603_6.3V6M
1 2
CV118 1U_0402_6.3V4ZCV118 1U_0402_6.3V4Z
12
CV120 0.1U_0402_16V4ZCV120 0.1U_0402_16V4Z
+VDDR4
1.1 PV ADD
+VDDR5
+VDD_MEM_CLK0 +VDD_MEM_CLK1
+VDD_MEM_CLK2 +VDD_MEM_CLK3
Back Bias Disable
+VGA_CORE
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1
CV160
CV160
2
1.1VS_POK52
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
U5D
U5D
D1
VDDR1_1
A8
VDDR1_2
A12
VDDR1_3
A16
VDDR1_4
A20
VDDR1_5
A24
VDDR1_6
A28
VDDR1_7
B1
VDDR1_8
H1
VDDR1_9
H35
VDDR1_10
L18
VDDR1_11
L19
VDDR1_12
L21
VDDR1_13
L22
VDDR1_14
M10
VDDR1_15
M35
VDDR1_16
P10
VDDR1_17
T1
VDDR1_18
Y1
VDDR1_19
B35
VDDR1_20
M1
VDDR1_21
D35
VDDR1_22
K10
VDDR1_23
K12
VDDR1_24
K24
VDDR1_25
K26
VDDR1_26
L14
VDDR1_27
L15
VDDR1_28
L17
+VDD_CT
1
2
CV161
CV161 1U_0402_6.3V4Z
1U_0402_6.3V4Z
VDDR1_29
AA11
VDD_CT_1
AB11
VDD_CT_2
AD10
VDD_CT_3
AF10
VDD_CT_4
R11
VDD_CT_5
R25
VDD_CT_6
U11
VDD_CT_7
U25
VDD_CT_8
AE14
VDDR3_1
AE15
VDDR3_2
AF12
VDDR3_3
AE17
VDDR3_4
AP2
VDDR4_1
AR2
VDDR4_2
AN1
VDDR5_1
AP1
VDDR5_2
A25
VDDRHA_1
A32
VDDRHA_2
B25
VSSRHA_1
B32
VSSRHA_2
B2
VDDRHB_1
L1
VDDRHB_2
C2
VSSRHB_1
L2
VSSRHB_2
W13
BBN_1
AA13
BBN_2
U13
BBP_1
V13
BBP_2
216-0683008 A11 M86-M_BGA880
216-0683008 A11 M86-M_BGA880
From 1.8VS<-->1.1VSP Chip
1 2
+3VS
R403 4.7K_0402_5%R403 4.7K_0402_5%
3
2
VDDC_1 VDDC_2 VDDC_3 VDDC_4 VDDC_5 VDDC_6 VDDC_7 VDDC_8
VDDC_9 VDDC_10 VDDC_11 VDDC_12 VDDC_13 VDDC_14 VDDC_15 VDDC_16 VDDC_17 VDDC_18 VDDC_19 VDDC_20 VDDC_21 VDDC_22 VDDC_23 VDDC_24 VDDC_25 VDDC_26 VDDC_27 VDDC_28 VDDC_29 VDDC_30 VDDC_31 VDDC_32 VDDC_33 VDDC_34 VDDC_35 VDDC_36 VDDC_37 VDDC_38 VDDC_39 VDDC_40 VDDC_41 VDDC_42 VDDC_43 VDDC_44
VDDCI_1 VDDCI_2 VDDCI_3 VDDCI_4
QV3
QV3
2
13
AR34 AL33 AM33 AN33 AN34 AN35 AP34 AP35
R26 U26 V25 V26 W25 W26 AA25 AD26 AF26 AA26 AB25 AB26
N13 N15 N18 N21 N23 P14 P17 P19 P22 V18 V21 V23 W14 W17 W19 W22 AA15 AA18 AA21 AA23 AB14 AB17 AB19 AB22 AC13 AC15 AC18 AC21 AC23 AE18 AE22 AE19 AE21 R13 R15 R18 R21 R23 U14 U17 U19 U22 V15 W11
M12 M24 P11 P25
S
S
G
G
D
D
Q9
Q9 2N7002_SOT23-3
2N7002_SOT23-3
S
S
+PCIE_VDDR_M86
1.2A
+VDDCI
+3VS
RV34
RV34 100K_0402_5%
100K_0402_5%
1 2
1 2
CV122 330U_V_2.5VM_R9M@+CV122 330U_V_2.5VM_R9M@
1 2
CV128 330U_V_2.5VM_R9M@+CV128 330U_V_2.5VM_R9M@
CV132 10U_0603_6.3V6MCV132 10U_0603_6.3V6M CV136 10U_0603_6.3V6MCV136 10U_0603_6.3V6M CV140 10U_0603_6.3V6MCV140 10U_0603_6.3V6M CV145 10U_0603_6.3V6MCV145 10U_0603_6.3V6M CV149 10U_0603_6.3V6MCV149 10U_0603_6.3V6M
1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
PART 5 OF 7
PART 5 OF 7
PCIE_VDDR_1 PCIE_VDDR_2 PCIE_VDDR_3 PCIE_VDDR_4 PCIE_VDDR_5
Memory I/O
Memory I/O
P
P O
O
I/O Internal
I/O Internal
W
W E
E R
R
Memory I/O
Clock
Memory I/O
Clock
Back
Bias
Back
Bias
100mA
+3VS_DELAY
SI2301BDS_SOT23
SI2301BDS_SOT23
1 2 R42 0_0402_5%R42 0_0402_5%
CV172
CV172
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2006/09/25 2006/09/25
2006/09/25 2006/09/25
2006/09/25 2006/09/25
PCIE_VDDR_6 PCIE_VDDR_7 PCIE_VDDR_8
PCIE_VDDC_1 PCIE_VDDC_2 PCIE_VDDC_3 PCIE_VDDC_4 PCIE_VDDC_5 PCIE_VDDC_6 PCIE_VDDC_7 PCIE_VDDC_8
PCIE_VDDC_9 PCIE_VDDC_10 PCIE_VDDC_11
PCI-Express
PCI-Express
PCIE_VDDC_12
Core
Core
1 3
D
D
2
G
G
1
2
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
432mA
1 2
LV16 BLM18PG121SN1D_0603LV16 BLM18PG121SN1D_0603
1 2
CV92 10U_0603_6.3V6MCV92 10U_0603_6.3V6M
1 2
CV94 1U_0402_6.3V4ZCV94 1U_0402_6.3V4Z
1 2
CV106 0.1U_0402_16V4ZCV106 0.1U_0402_16V4Z
+PCIE_VDDC
1 2
LV17 BLM18PG121SN1D_0603LV17 BLM18PG121SN1D_0603
1 2
CV108 10U_0603_6.3V6MCV108 10U_0603_6.3V6M
1 2
CV110 1U_0402_6.3V4ZCV110 1U_0402_6.3V4Z
1 2
CV112 1U_0402_6.3V4ZCV112 1U_0402_6.3V4Z
1 2
CV114 0.1U_0402_16V4ZCV114 0.1U_0402_16V4Z
1 2
CV115 1U_0402_6.3V4ZCV115 1U_0402_6.3V4Z
1 2
CV116 1U_0402_6.3V4ZCV116 1U_0402_6.3V4Z
18A
+ +
1 2 1 2 1 2 1 2 1 2
1U_0402_6.3V4Z
1U_0402_6.3V4Z
1
1
2
CV162
CV162
1U_0402_6.3V4Z
1U_0402_6.3V4Z
2
CV163
CV163
1
+1.8VS
+1.1VS
+VGA_CORE
1 2
CV123 1U_0402_6.3V4ZCV123 1U_0402_6.3V4Z
1 2
CV126 1U_0402_6.3V4ZCV126 1U_0402_6.3V4Z
1 2
CV129 1U_0402_6.3V4ZCV129 1U_0402_6.3V4Z
1 2
CV133 1U_0402_6.3V4ZCV133 1U_0402_6.3V4Z
1 2
CV137 1U_0402_6.3V4ZCV137 1U_0402_6.3V4Z
1 2
CV141 1U_0402_6.3V4ZCV141 1U_0402_6.3V4Z
1 2
CV146 1U_0402_6.3V4ZCV146 1U_0402_6.3V4Z
1 2
CV150 1U_0402_6.3V4ZCV150 1U_0402_6.3V4Z
1 2
CV153 1U_0402_6.3V4ZCV153 1U_0402_6.3V4Z
1 2
CV155 1U_0402_6.3V4ZCV155 1U_0402_6.3V4Z
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
1
1
CV164
CV164
CV165
CV165
2
2
10U_0603_6.3V6M
10U_0603_6.3V6M
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
12
LV22
LV22
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
SCHEMATICS,MB A4093
401621
401621
401621
1 2
CV124 1U_0402_6.3V4ZCV124 1U_0402_6.3V4Z
1 2
CV127 1U_0402_6.3V4ZCV127 1U_0402_6.3V4Z
1 2
CV130 1U_0402_6.3V4ZCV130 1U_0402_6.3V4Z
1 2
CV134 1U_0402_6.3V4ZCV134 1U_0402_6.3V4Z
1 2
CV138 1U_0402_6.3V4ZCV138 1U_0402_6.3V4Z
1 2
CV142 1U_0402_6.3V4ZCV142 1U_0402_6.3V4Z
1 2
CV147 1U_0402_6.3V4ZCV147 1U_0402_6.3V4Z
1 2
CV151 1U_0402_6.3V4ZCV151 1U_0402_6.3V4Z
1 2
CV154 1U_0402_6.3V4ZCV154 1U_0402_6.3V4Z
1 2
CV156 1U_0402_6.3V4ZCV156 1U_0402_6.3V4Z
+VGA_CORE
of
18 58Wednesday, April 15, 2009
of
18 58Wednesday, April 15, 2009
of
18 58Wednesday, April 15, 2009
1
C
C
C
Loading...
+ 40 hidden pages