© 2000 Fairchild Semiconductor Corporation DS010962 www.fairchildsemi.com
October 1991
Revised May 2000
SCAN18373T Tr ansparent Latch with 3-STATE Outputs
SCAN18373T
Transparent Latch with 3-STATE Outputs
General Description
The SCAN18373T is a high sp eed, low-powe r transparent
latch featuring separat e data input s organized into d ual 9bit bytes with byte-oriented latch enabl e and ou tput ena ble
control signals. This device is compliant with IEEE 1149.1
Standard Test Access Port and Boundary Scan Architecture with the incorporat ion of the defined boundary-scan
test logic and test access port consisting of Test Data Input
(TDI), Test Data Out (TDO), Test Mode Select (TMS ), and
Test Clock (TCK).
Features
■ IEEE 1149.1 (JTAG) Compliant
■ Buffered active-low latch enable
■ 3-STATE outputs for bus-oriented applications
■ 9-bit data busses for parity applications
■ Reduced-swing outputs source 32 mA/sink 64 mA
■ Guaranteed to drive 50
Ω transmission line to TTL input
levels of 0.8V and 2.0V
■ TTL compatible inputs
■ 25 mil pitch SSOP (Shrink Small Outline Package)
■ Includes CLAMP and HIGHZ instructions
■ Member of Fairchild’s SCAN Products
Ordering Code:
Device also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagram Pin Descriptions
Tru th Tables
H = HIGH Voltage Level
L = LOW Voltage Level
X = Immaterial
Z = High Impedance
AO
0
= Previous AO before H-to-L transition of ALE
BO
0
= Previous BO before H-to-L transition of BLE
Order Number Package Number Package Description
SCAN1837TSSC MS56A 56-Lead Shrink Small Outline Package (SSOP), JEDEC MO-118, 0.300 Wide
Pin Names Description
AI
(0–8)
, BI
(0–8)
Data Inputs
ALE, BLE Latch Enable Inputs
AOE
1
, BOE
1
3-STATE Output Enable Inputs
AO
(0–8)
, BO
(0–8)
3-STATE Latch Outputs
Inputs
AO
(0–8)
ALE
AOE
1
AI
(0–8)
XH X Z
HL L L
HL H H
LL X AO
0
Inputs
BO
(0–8)
BLE
BOE
1
BI
(0–8)
XH X Z
HL L L
HL H H
LL X BO
0