Dell Inspiron 15z 5523 Schematics

5
smd.db-x7.ru
4
3
2
1
UltraBook 15" Schematics Document
D D
Ivy Bridge
Panther Point
2012-08-14
C C
DY : None Installed UMA: UMA only installed SG: Optimus solution installed.
B B
REV : A00
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
Cover Page
Cover Page
Cover Page BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1 106
1 106
1 106
1
A00
A00
A00
5
smd.db-x7.ru
D D
Discrete GPU
N13P-GV2
KBC
NUVOTON
NPCE885P
Int. KB
Nvidia
51
49
49
31
62
71
USB2.0
SMBUS
DDR3
HDMI
LCD
Camera
Internal Digital MIC
10/100/1000 Lan
ATHEROS AR8161
USB3.0 x 1
USB PowerShare
TI TPS2541
LPC debug port
USB3.0 x 1
USB2.0 x 1
VRAM(DDR3)
256Mbx16x4(2GB)
88,89,90,91
C C
RJ45
59
Left side
USB3.0 / PowerShare
USB Port:1
B B
Left side
USB3.0
USB Port:2
Debug Port
Thermal
NUVOTON NCT7718W
Fan Control
GMT G991P11U
A A
5
62
63
28
28 27
83.84,85,86,87
TMDS
LVDS
USB2.0 x 1
PCIE x 1
USB2.0 x 1
LPC BUS
PS2
Touch PAD
6969
4
Block Diagram (Discrete / UMA)
Intel CPU
Ivy Bridge
17W
BGA1023
4,5,6,7,8,9,10
DMIx4FDIx4x2
Intel
PCH Panther Point
BGA989
HM77
14 USB 2.0/1.1 ports
4 USB 3.0 ports
High Definition Audio
6 SATA ports 8 PCIE ports
LPC I/F
ACPI 4.0a
17,18,19,20,21, 22,23,24,25
SPI
Flash ROM
4
I C
8MB
2
60
DDRIII 1600MHz Channel A
DDRIII 1600MHz Channel BPCIe x 8
PCIE x 1
USB2.0 x 1
SATA GENII x 1
HDA
USB3.0 x 1
USB2.0 x 1
USB3.0 x 1
USB2.0 x 1
USB2.0 x 1
3
USB2.0 x 1
SATA GenIII x 1
SATA GenI x 1
3
DDRIII
Slot A
1600MHz
DDRIII
Slot B
1600MHz
Mini-Card
802.11a/b/g/n BT V4.0 combo
Mini-Card
WWAN
Mini-Card
mSATA
Codec
IDT 92HD94
29
USB3.0 Redriver
TI SN65LVPE502RGER
USB3.0 Redriver
TI SN65LVPE502RGER
CardReader
Realtek RTS5179
HDD
ODD
2
Project code : 91.4VQ01.001 PCB P/N : 1319F Revision : 11307-1
14
15
65
UIM
66
66
SIM
66
2CH Speaker ( 2W, 4ohm /channel )
USB 3.0
USB Port:4
Connector SD/SDHC/SDXC/SD UHS-I MMC/MMC+, MS/MS Pro
56
56
2
Combo Jack
Daughter Board
USB3.0
USB Port:3
1
CHARGER
BQ24727
INPUTS
AD+
INPUTS
DCBATOUT
VT1318+VT1326
INPUTS
5V_S5
INPUTS
5V_S5
INPUTS
5V_S5
INPUTS
DCBATOUT
26
INPUTS
3D3V_S5
INPUTS
5V_S5
INPUTS OUTPUTS
DCBATOUT
INPUTS OUTPUTS
1D5V_S3 5V_S5
3D3V_S5 3D3V_WLAN_AOAC 3D3V_S5 3D3V_VGA_S0
1D5V_S3 1D5V_VGA_S0 VCCP_CPU 1D05V_VGA_S0
L1:Top L2:GND L3:Signal L4:Signal
<Core Desig n>
<Core Desig n>
<Core Desig n>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih, Taipei Hsie n 221, Taiwan, R.O. C.
Taipei Hsie n 221, Taiwan, R.O. C.
Title
Title
Title
Size Document Num ber Rev
Size Document Num ber Rev
Size Document Num ber Rev
A2
A2
A2
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
Date: Sheet of
Date: Sheet of
Date: Sheet of
Taipei Hsie n 221, Taiwan, R.O. C.
Block Diagram
Block Diagram
Block Diagram
1
OUTPUTS
SYSTEM DC/DC
BT+
TPS51125RGER
OUTPUTS
3D3V_AUX_S5 5V_S5 3D3V_S5 15V_S5
CPU DC/DC
OUTPUTS
VCC_CORE
GFX DC/DC
VT1318+VT1323
OUTPUTS
VCC_GFXCORE
SYSTEM DC/DC
VT385
OUTPUTS
1D05V_PCH VCCP_CPU
SYSTEM DC/DC
TPS51216
OUTPUTS
1D5V_S3 0D75V_S0 DDR_VREF_S3
SYSTEM DC/DC
RT8068A
OUTPUTS
SYSTEM DC/DC
1D8V_S0
APL5916
OUTPUTS
0D85_S0
VGA DC/DC
ADP3211
VGA_CORE
Switches
1D5V_S0 5V_S0 3D3V_S03D3V_S5
1D8V_VGA_S01D8V_S0
UMA/Discrete PCB LAYER
L5:VCC L6:Signal L7:GND L8:Bottom
2 106Tuesday, August 14 , 2012
2 106Tuesday, August 14 , 2012
2 106Tuesday, August 14 , 2012
42,43
A00
A00
A00
40
41
44
45
46
47
48
92
PCH Strapping
smd.db-x7.ru
A
Name Schematics Notes
Chief River Schematic Checklist Rev.0_72
B
Sandy & Ivy Bridge Compatibility
C
Pin Name Configuration Schematic Notes
D
Chief River Schematic Checklist Rev.0_xx
E
SPKR
INIT3_3V# Weak internal pull-up. Leave as "No Connect".
4 4
INTVRMEN GNT3#/GPIO55
GNT2#/GPIO53 GNT1#/GPIO51
DF_TVS HAD_DOCK_EN#
/GPIO[33]
HDA_SDO Weak internal pull-down. Do not pull high. Sampled at rising edge of RSMRST#. HDA_SYNC GPIO15
3 3
Power Plane
5V_S0 3D3V_S0 1D8V_S0 1D5V_S0 1D05V_VTT 1V_S0 0D85V_S0 0D75V_S0 VCC_CORE VCC_GFXCORE 1D8V_VGA_S0 3D3V_VGA_S0 1V_VGA_S0
2 2
5V_USBX_S3 1D5V_S3 DDR_VREF_S3
BT+ DCBATOUT 5V_S5 5V_AUX_S5 3D3V_S5 3D3V_AUX_S5
3D3V_LAN_S5 3.3V
3D3V_AUX_KBC DSW, Sx ON for supporting
3D3V_AUX_S5
1 1
The signal has a weak internal pull-down. If the signal is sampled high, this indicates that the system is strapped to the "No Reboot" mode (Panther Point will disable the TCO Timer system reboot feature).
Integrated 1 V VRMs is enabled when high, External when low. GNT[3:0]# functionality is not available on Mobile.
Mobile: Used as GPIO only Pull-up resistors are not required on these signals. If pull-ups are used, they should be tied to the Vcc3_3power rail.
DF_TVS needs to be pulled up to VccDFTERM power rail through 2.2 kOhms ±5% resistor. This signal controls the external Intel HD Audio docking isolation logic. This is
an active-low-signal. When deasserted the external docking switch is in isolate mode. When asserted the external docking switch electrically connects the Intel HD Audio dock signals to the corresponding Panther Point signals. This signal can instead be used as GPIO33.
Weak internal pull-down. Do not pull high. Sampled at rising edge of RSMRST#. Low (0)
Intel ME Crypto Transport Layer Security (TLS) cipher suite with no confidentiality High (1) Intel ME Crypto Transport Layer Security (TLS) cipher suite with confidentiality
Voltage DescriptionActice StatusPower Plane
5V
3.3V
1.8V
1.5V
1.05V 1V
0.85V
0.75V
0.3V to 1.3V 0 to 1.25V
1.8V
3.3V 1V
5V
1.5V
0.75V
6V-14.1V 6V-14.1V 5V 5V
3.3V
3.3V
3.3V
3.3V
S0
S3
All S states
WOL_EN
G3, Sx
CPU Core Rail Graphics Core Rail
AC Brick Mode only
Legacy WOL
Deep Sleep states
Powered by Li Coin Cell in G3 and +V3ALW in Sx
DDR3 VREF
PROC_SELECT# & DF_TVS
VCCIO_SEL
VCCSA_VID[0:1]
Sandy Bridge + Ivy Bridge
Ivy Bridge
Sandy Bridge + Ivy Bridge
Ivy Bridge
Sandy Bridge + Ivy Bridge
Ivy Bridge
Sandy Bridge + Ivy Bridge
Ivy Bridge
Processor Strapping
Pin Name Strap Description
CFG[2]
CFG[4]
CFG[6:5]
PCI-Express Static Lane Reversal
PCI-Express Port Bifurcation Straps
Configuration (Default value for each bit is 1 unless specified otherwise)
1:
Normal Operation. Lane Numbers Reversed 15 -> 0, 14 -> 1, ...
0:
1:
0:
11: 10: 01: 00:
DDR3 VREF, M1 and M3 function are required.
No change.
Connect DF_TVS signal of the PCH to PROC_SELECT# of the processor through a 1K±5% series resistor. PROC_SELECT# also needs a 2.2K±5% pull up resistor to PCH VccDFTERM rail.
No change.
The POR for Ivy Bridge mobile parts is now 1.05 V. There is no longer a need for a separate VR for the processor at 1.0 V and the PCH at 1.05 V. A single VR may be shared for both.
No change.
VCCSA[0:1] are the select pin of VCCSA's power control.
No change.
Chief River Schematic Checklist Rev.0_72
Disabled - No Physical Display Port attached to Embedded DisplayPort.
Enabled - An external Display Port device is connectd to the EMBEDDED display Port
1x16 PCI Express 2 x8 - PCI Express Reserved 1x8, 2x4 PCI Express
PCIE Table SATA TableUSB Table
Pair
USB3.0 port1, With Power Share Pair
0
USB3.0 port2 , Debug Port
1
USB3.0 port3
2
USB3.0 port4
3
Touch Panel
4
NC
5
NC
6
NC
7
WWAN
8
NC
9
Card reader
10
WLAN
11
CAMERA
12
NC
13
Device
Lane
1 2 3 4 5 6 7 8
PCIE Device
NC NC NC WLAN NC Onboard LAN NC WWAN
Default Value
1
1
11
HDD1
0
mSATA
1
NC
2
NC
3
ODD
4
NC
5
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
POP Value
0
1
10
SATA Device
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Table of Content
Table of Content
Table of Content
3 106Tuesday, August 14, 2012
3 106Tuesday, August 14, 2012
3 106Tuesday, August 14, 2012
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = CPU
Layout Note:
Signal Routing Guideline: PEG_ICOMPO keep W/S=12/15 mils and routing length less than 500 mils. PEG_ICOMPI & PEG_RCOMPO keep W/S=4/15 mils and routing length less than 500 mils.
D D
1 OF 9
CPU1A
CPU1A
DMI_TXN[3:0]19
Layout Note:
DMI trace length 2000~8000mil
C C
Layout Note:
FDI trace length 2000~6500mil
B B
Layout Note:
Signal Routing Guideline: EDP_ICOMPO keep W/S=12/15 mils and routing length less than 500 mils. EDP_COMPIO keep W/S=4/15 mils and routing length less than 500 mils.
VCCP_CPU
DMI_TXP[3:0]19
DMI_RXN[3:0]19
DMI_RXP[3:0]19
FDI_TXN[7:0]19
FDI_TXP[7:0]19
FDI_FSYNC019 FDI_FSYNC119
FDI_INT19 FDI_LSYNC019
FDI_LSYNC119
R402 24D9R2F-L-GPR402 24D9R2F-L-GP
1 2
DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3
DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3
DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3
DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3
FDI_TXN0 FDI_TXN1 FDI_TXN2 FDI_TXN3 FDI_TXN4 FDI_TXN5 FDI_TXN6 FDI_TXN7
FDI_TXP0 FDI_TXP1 FDI_TXP2 FDI_TXP3 FDI_TXP4 FDI_TXP5 FDI_TXP6 FDI_TXP7
FDI_FSYNC0 FDI_FSYNC1
FDI_INT FDI_LSYNC0
FDI_LSYNC1
DP_COMP
M2
DMI_RX#0
P6
DMI_RX#1
P1
DMI_RX#2
P10
DMI_RX#3
N3
DMI_RX0
P7
DMI_RX1
P3
DMI_RX2
P11
DMI_RX3
K1
DMI_TX#0
M8
DMI_TX#1
N4
DMI_TX#2
R2
DMI_TX#3
K3
DMI_TX0
M7
DMI_TX1
P4
DMI_TX2
T3
DMI_TX3
U7
FDI0_TX#0
W11
FDI0_TX#1
W1
FDI0_TX#2
AA6
FDI0_TX#3
W6
FDI1_TX#0
V4
FDI1_TX#1
Y2
FDI1_TX#2
AC9
FDI1_TX#3
U6
FDI0_TX0
W10
FDI0_TX1
W3
FDI0_TX2
AA7
FDI0_TX3
W7
FDI1_TX0
T4
FDI1_TX1
AA3
FDI1_TX2
AC8
FDI1_TX3
AA11
FDI0_FSYNC
AC12
FDI1_FSYNC
U11
FDI_INT
AA10
FDI0_LSYNC
AG8
FDI1_LSYNC
AF3
EDP_COMPIO
AD2
EDP_ICOMPO
AG11
EDP_HPD#
AG4
EDP_AUX#
AF4
EDP_AUX
AC3
EDP_TX#0
AC4
EDP_TX#1
AE11
EDP_TX#2
AE7
EDP_TX#3
AC1
EDP_TX0
AA4
EDP_TX1
AE10
EDP_TX2
AE6
EDP_TX3
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
DMI
DMI
Intel(R) FDI
Intel(R) FDI
eDP
eDP
1 OF 9
PEG_ICOMPI
PEG_ICOMPO
PEG_RCOMPO
PEG_RX#0 PEG_RX#1 PEG_RX#2 PEG_RX#3 PEG_RX#4 PEG_RX#5 PEG_RX#6 PEG_RX#7 PEG_RX#8
PEG_RX#9 PEG_RX#10 PEG_RX#11 PEG_RX#12 PEG_RX#13 PEG_RX#14 PEG_RX#15
PEG_RX0 PEG_RX1 PEG_RX2 PEG_RX3 PEG_RX4 PEG_RX5 PEG_RX6 PEG_RX7 PEG_RX8
PEG_RX9 PEG_RX10 PEG_RX11 PEG_RX12 PEG_RX13 PEG_RX14 PEG_RX15
PEG_TX#0 PEG_TX#1 PEG_TX#2 PEG_TX#3 PEG_TX#4 PEG_TX#5 PEG_TX#6 PEG_TX#7 PEG_TX#8 PEG_TX#9
PEG_TX#10 PEG_TX#11 PEG_TX#12 PEG_TX#13 PEG_TX#14 PEG_TX#15
PCI EXPRESS -- GRAPHICS
PCI EXPRESS -- GRAPHICS
PEG_TX0 PEG_TX1 PEG_TX2 PEG_TX3 PEG_TX4 PEG_TX5 PEG_TX6 PEG_TX7 PEG_TX8
PEG_TX9 PEG_TX10 PEG_TX11 PEG_TX12 PEG_TX13 PEG_TX14 PEG_TX15
PEG_IRCOMP_R
G3 G1 G4
H22 J21 B22 D21 A19 D17 B14 D13
PEG_RXN7
A11
PEG_RXN6
B10
PEG_RXN5
G8
PEG_RXN4
A8
PEG_RXN3
B6
PEG_RXN2
H8
PEG_RXN1
E5
PEG_RXN0
K7 K22
K19 C21 D19 C19 D16 C13 D12
PEG_RXP7
C11
PEG_RXP6
C9
PEG_RXP5
F8
PEG_RXP4
C8
PEG_RXP3
C5
PEG_RXP2
H6
PEG_RXP1
F6
PEG_RXP0
K6 G22
C23 D23 F21 H19 C17 K15 F17
PEG_C_TXN7
F14
PEG_C_TXN6
A15
PEG_C_TXN5
J14
PEG_C_TXN4
H13
PEG_C_TXN3
M10
PEG_C_TXN2
F10
PEG_C_TXN1
D9
PEG_C_TXN0
J4 F22
A23 D24 E21 G19 B18 K17 G17
PEG_C_TXP7
E14
PEG_C_TXP6
C15
PEG_C_TXP5
K13
PEG_C_TXP4
G13
PEG_C_TXP3
K10
PEG_C_TXP2
G10
PEG_C_TXP1
D8
PEG_C_TXP0
K4
Layout Note:
PEG trace length 1500~9000mil
R401 24D9R2F-L-GPR401 24D9R2F-L-GP
1 2
C401 SCD22U10V2KX-1GP
C401 SCD22U10V2KX-1GP
1 2
SG
SG
C402 SCD22U10V2KX-1GP
C402 SCD22U10V2KX-1GP
1 2
SG
SG
C403 SCD22U10V2KX-1GP
C403 SCD22U10V2KX-1GP
1 2
SG
SG
C404 SCD22U10V2KX-1GP
C404 SCD22U10V2KX-1GP
1 2
SG
SG
C405 SCD22U10V2KX-1GP
C405 SCD22U10V2KX-1GP
1 2
SG
SG
C406 SCD22U10V2KX-1GP
C406 SCD22U10V2KX-1GP
1 2
SG
SG
C407 SCD22U10V2KX-1GP
C407 SCD22U10V2KX-1GP
1 2
SG
SG
C408 SCD22U10V2KX-1GP
C408 SCD22U10V2KX-1GP
1 2
SG
SG
C417 SCD22U10V2KX-1GP
C417 SCD22U10V2KX-1GP
1 2
SG
SG
C418 SCD22U10V2KX-1GP
C418 SCD22U10V2KX-1GP
1 2
SG
SG
C419 SCD22U10V2KX-1GP
C419 SCD22U10V2KX-1GP
1 2
SG
SG
C420 SCD22U10V2KX-1GP
C420 SCD22U10V2KX-1GP
1 2
SG
SG
C421 SCD22U10V2KX-1GP
C421 SCD22U10V2KX-1GP
1 2
SG
SG
C422 SCD22U10V2KX-1GP
C422 SCD22U10V2KX-1GP
1 2
SG
SG
C423 SCD22U10V2KX-1GP
C423 SCD22U10V2KX-1GP
1 2
SG
SG
C424 SCD22U10V2KX-1GP
C424 SCD22U10V2KX-1GP
1 2
SG
SG
VCCP_CPU
PEG_RXN[7..0] 83
PEG_RXP[7..0] 83
PEG_TXN7 PEG_TXN6 PEG_TXN5 PEG_TXN4 PEG_TXN3 PEG_TXN2 PEG_TXN1 PEG_TXN0
PEG_TXP7 PEG_TXP6 PEG_TXP5 PEG_TXP4 PEG_TXP3 PEG_TXP2 PEG_TXP1 PEG_TXP0
PEG_TXN[7..0] 83
PEG_TXP[7..0] 83
<Core Design>
<Core Design>
A A
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
CPU(PCIE/DMI/FDI)
CPU(PCIE/DMI/FDI)
CPU(PCIE/DMI/FDI)
4 106Tuesday, August 14, 2012
4 106Tuesday, August 14, 2012
4 106Tuesday, August 14, 2012
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = CPU
2 OF 9
DPLL_REF_CLK
DPLL_REF_CLK#
SM_DRAMRST#
MISC
MISC
2 OF 9
BCLK
BCLK#
SM_RCOMP0 SM_RCOMP1 SM_RCOMP2
PRDY# PREQ#
TCK TMS
TRST#
TDO
DBR#
BPM#0 BPM#1 BPM#2 BPM#3 BPM#4 BPM#5 BPM#6 BPM#7
CLK_EXP_P
J3
CLK_EXP_N
H2
CLK_DP_P_R
AG3
CLK_DP_N_R
AG1
SM_DRAMRST#
AT30
SM_RCOMP_0
BF44
SM_RCOMP_1
BE43
SM_RCOMP_2
BG43
XDP_PRDY#
N53
XDP_PREQ#
N55
XDP_TCLK
L56
XDP_TMS
L55
XDP_TRST#
J58
XDP_TDI
M60
TDI
L59
K58
G58 E55 E59 G55 G59 H60 J59 J61
XDP_TDO
XDP_DBRESET#
XDP_BPM0 XDP_BPM1 XDP_BPM2 XDP_BPM3 XDP_BPM4 XDP_BPM5 XDP_BPM6 XDP_BPM7
RN503
RN503
1
4
2 3
SRN1KJ-7-GP
SRN1KJ-7-GP
R507
R507
4K99R2F-L-GP
4K99R2F-L-GP
1 2
R506 140R2F-GPR506 140R2F-GP
1 2
R508 25D5R2F-GPR508 25D5R2F-GP
1 2
R511 200R2F-L-GPR511 200R2F-L-GP
1 2
XDP_PRDY# 71
XDP_PREQ# 71
XDP_DBRESET# 19
XDP_BPM0 71 XDP_BPM1 71 XDP_BPM2 71 XDP_BPM3 71 XDP_BPM4 71 XDP_BPM5 71 XDP_BPM6 71 XDP_BPM7 71
CLK_EXP_P 20 CLK_EXP_N 20
VCCP_CPU
SM_DRAMRST# 37
Layout Note:
Checking the connector pin's LAYOUT
Layout Note:
Signal Routing Guideline: SM_RCOMP keep routing length less than 500 mils. Trace width = 15mil
RN501
XDP_TDI XDP_TMS XDP_TDO
XDP_TRST# XDP_TCLK
RN501
1 2 3
XDP
XDP
4 5
SRN51J-1-GP
SRN51J-1-GP
RN502
RN502
1 2 3
XDP
XDP
SRN51J-GP
SRN51J-GP
8 7 6
4
VCCP_CPU
CPU1B
D D
R513
R513
H_SNB_IVB#
SKTOCC#_R
H_CATERR#
H_PECI
H_PROCHOT#_R
H_THERMTRIP#
H_PM_SYNC
H_SNB_IVB#22
TP501
TP501
TPAD14-OP-GP
TPAD14-OP-GP
VCCP_CPU
R501
R501
1 2
62R2J-GP
62R2J-GP
H_PROCHOT#_L86
C C
H_PROCHOT#
R505
R505 0R2J-2-GP
0R2J-2-GP
1 2
DY
DY
Layout Note:
R501, R513 place near to CPU
TPAD14-OP-GP
TPAD14-OP-GP
H_PROCHOT#27,40
H_THERMTRIP#22
H_PM_SYNC19
TP502
TP502
H_PECI22,27
1
1
1 2
56R2J-4-GP
56R2J-4-GP
CPU1B
F49
C57
C49
A48
C45
D45
C48
PROC_SELECT#
PROC_DETECT#
CATERR#
PECI
PROCHOT#
THERMTRIP#
PM_SYNC
MISC
MISC
CLOCKS
CLOCKS
THERMAL
THERMAL
DDR3
DDR3
PWR MANAGEMENT
PWR MANAGEMENT
X02_0611
H_CPUPW RGD_R
R504
R504
H_CPUPW RGD22
VDDPWRGOOD37
PLT_RST#18,27,31,65,66,71,83
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
1 2
10KR2J-3-GP
10KR2J-3-GP
1 2
R510
R510
1K5R2F-2-GP
1K5R2F-2-GP
698R2F-GP
698R2F-GP
R503
R503
R509
R509
VDDPWRGOOD
BUF_CPU_RST#
12
12
DY
DY
B46
BE45
D44
C501
C501 SC220P50V2KX-3GP
SC220P50V2KX-3GP
UNCOREPWRGOOD
SM_DRAMPWROK
RESET#
JTAG & BPM
JTAG & BPM
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
B B
Layout Note:
C501 place near to CPU
71.00IVY.A0U
<Core Design>
<Core Design>
A A
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
CPU(THERMAL/CLOCK/PM)
CPU(THERMAL/CLOCK/PM)
CPU(THERMAL/CLOCK/PM)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
5 106Tuesday, August 14, 2012
5 106Tuesday, August 14, 2012
5 106Tuesday, August 14, 2012
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = CPU
4 OF 9
CPU1D
AL4
AL1 AN3 AR4 AK4 AK3 AN4 AR1 AU4 AT2 AV4 BA4 AU3 AR3 AY2 BA3 BE9 BD9
BD13
BF12
BF8
BD10 BD14 BE13
BF16 BE17 BE18 BE21 BE14 BG14 BG18
BF19 BD50
BF48 BD53
BF52 BD49 BE49 BD54 BE53
BF56 BE57 BC59 AY60 BE54 BG54 BA58
AW59 AW58
AU58 AN61 AN59 AU59 AU61 AN58 AR58 AK58
AL58 AG58 AG59 AM60
AL59
AF61 AH60
BG39 BD42
AT22
AV43
BF40 BD45
CPU1D
SB_DQ0 SB_DQ1 SB_DQ2 SB_DQ3 SB_DQ4 SB_DQ5 SB_DQ6 SB_DQ7 SB_DQ8 SB_DQ9 SB_DQ10 SB_DQ11 SB_DQ12 SB_DQ13 SB_DQ14 SB_DQ15 SB_DQ16 SB_DQ17 SB_DQ18 SB_DQ19 SB_DQ20 SB_DQ21 SB_DQ22 SB_DQ23 SB_DQ24 SB_DQ25 SB_DQ26 SB_DQ27 SB_DQ28 SB_DQ29 SB_DQ30 SB_DQ31 SB_DQ32 SB_DQ33 SB_DQ34 SB_DQ35 SB_DQ36 SB_DQ37 SB_DQ38 SB_DQ39 SB_DQ40 SB_DQ41 SB_DQ42 SB_DQ43 SB_DQ44 SB_DQ45 SB_DQ46 SB_DQ47 SB_DQ48 SB_DQ49 SB_DQ50 SB_DQ51 SB_DQ52 SB_DQ53 SB_DQ54 SB_DQ55 SB_DQ56 SB_DQ57 SB_DQ58 SB_DQ59 SB_DQ60 SB_DQ61 SB_DQ62 SB_DQ63
SB_BS0 SB_BS1 SB_BS2
SB_CAS# SB_RAS# SB_WE#
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
3 OF 9
CPU1C
D D
C C
B B
M_A_DQ[63:0]14
M_A_DQ[63:0]
M_A_BS014 M_A_BS114 M_A_BS214
M_A_CAS#14 M_A_RAS#14 M_A_WE#14
M_A_DQ0 M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21 M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63
AG6
AP11
AL6
AJ10
AL8 AL7
AR11
AP6 AU6 AV9 AR6 AP8
AT13
AU13
BC7
BB7 BA13 BB11
BA7
BA9
BB9 AY13 AV14 AR14 AY17 AR19 BA14 AU14 BB14 BB17 BA45 AR43
AW48
BC48 BC45 AR45
AT48 AY48 BA49 AV49 BB51 AY53 BB49 AU49 BA53 BB55 BA55 AV56 AP50 AP53 AV54
AT54 AP56 AP52 AN57 AN53 AG56 AG53 AN55 AN52 AG55 AK56
BD37
BF36 BA28
BE39 BD39
AT41
CPU1C
SA_DQ0
AJ6
SA_DQ1 SA_DQ2 SA_DQ3 SA_DQ4
AJ8
SA_DQ5 SA_DQ6 SA_DQ7 SA_DQ8 SA_DQ9 SA_DQ10 SA_DQ11 SA_DQ12 SA_DQ13 SA_DQ14 SA_DQ15 SA_DQ16 SA_DQ17 SA_DQ18 SA_DQ19 SA_DQ20 SA_DQ21 SA_DQ22 SA_DQ23 SA_DQ24 SA_DQ25 SA_DQ26 SA_DQ27 SA_DQ28 SA_DQ29 SA_DQ30 SA_DQ31 SA_DQ32 SA_DQ33 SA_DQ34 SA_DQ35 SA_DQ36 SA_DQ37 SA_DQ38 SA_DQ39 SA_DQ40 SA_DQ41 SA_DQ42 SA_DQ43 SA_DQ44 SA_DQ45 SA_DQ46 SA_DQ47 SA_DQ48 SA_DQ49 SA_DQ50 SA_DQ51 SA_DQ52 SA_DQ53 SA_DQ54 SA_DQ55 SA_DQ56 SA_DQ57 SA_DQ58 SA_DQ59 SA_DQ60 SA_DQ61 SA_DQ62 SA_DQ63
SA_BS0 SA_BS1 SA_BS2
SA_CAS# SA_RAS# SA_WE#
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
3 OF 9
SA_CK0
SA_CK#0
SA_CKE0
SA_CK1
SA_CK#1
SA_CKE1
SA_CS#0 SA_CS#1
SA_ODT0 SA_ODT1
SA_DQS#0 SA_DQS#1 SA_DQS#2 SA_DQS#3 SA_DQS#4 SA_DQS#5 SA_DQS#6 SA_DQS#7
SA_DQS0 SA_DQS1 SA_DQS2 SA_DQS3 SA_DQS4 SA_DQS5 SA_DQS6 SA_DQS7
SA_MA0 SA_MA1 SA_MA2 SA_MA3 SA_MA4 SA_MA5 SA_MA6 SA_MA7 SA_MA8
SA_MA9 SA_MA10 SA_MA11 SA_MA12 SA_MA13 SA_MA14 SA_MA15
AU36 AV36 AY26
AT40 AU40 BB26
BB40 BC41
AY40 BA41
AL11 AR8 AV11 AT17 AV45 AY51 AT55 AK55
AJ11 AR10 AY11 AU17 AW45 AV51 AT56 AK54
BG35 BB34 BE35 BD35 AT34 AU34 BB32 AT32 AY32 AV32 BE37 BA30 BC30 AW41 AY28 AU26
M_A_DQS#0 M_A_DQS#1 M_A_DQS#2 M_A_DQS#3 M_A_DQS#4 M_A_DQS#5 M_A_DQS#6 M_A_DQS#7
M_A_DQS0 M_A_DQS1 M_A_DQS2 M_A_DQS3 M_A_DQS4 M_A_DQS5 M_A_DQS6 M_A_DQS7
M_A_A0 M_A_A1 M_A_A2 M_A_A3 M_A_A4 M_A_A5 M_A_A6 M_A_A7 M_A_A8 M_A_A9 M_A_A10 M_A_A11 M_A_A12 M_A_A13 M_A_A14 M_A_A15
M_A_DIMA_CLK_DDR0 14 M_A_DIMA_CLK_DDR#0 14 M_A_DIMA_CKE0 14
M_A_DIMA_CLK_DDR1 14 M_A_DIMA_CLK_DDR#1 14 M_A_DIMA_CKE1 14
M_A_DIMA_CS#0 14 M_A_DIMA_CS#1 14
M_A_DIMA_ODT0 14 M_A_DIMA_ODT1 14
M_A_DQS#[7:0] 14
M_A_DQS[7:0] 14
M_A_A[15:0] 14
M_B_DQ[63:0]15
M_B_DQ[63:0]
M_B_BS015 M_B_BS115 M_B_BS215
M_B_CAS#15 M_B_RAS#15 M_B_WE#15
M_B_DQ0 M_B_DQ1 M_B_DQ2 M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63
4 OF 9
SB_CK0 SB_CK#0 SB_CKE0
SB_CK1 SB_CK#1 SB_CKE1
SB_CS#0 SB_CS#1
SB_ODT0 SB_ODT1
SB_DQS#0 SB_DQS#1 SB_DQS#2 SB_DQS#3 SB_DQS#4 SB_DQS#5 SB_DQS#6 SB_DQS#7
SB_DQS0 SB_DQS1 SB_DQS2 SB_DQS3 SB_DQS4 SB_DQS5 SB_DQS6 SB_DQS7
SB_MA0
SB_MA1
SB_MA2
SB_MA3
SB_MA4
SB_MA5
SB_MA6
SB_MA7
SB_MA8
SB_MA9
SB_MA10 SB_MA11 SB_MA12 SB_MA13 SB_MA14 SB_MA15
BA34 AY34 AR22
BA36 BB36 BF27
BE41 BE47
AT43 BG47
AL3 AV3 BG11 BD17 BG51 BA59 AT60 AK59
AM2 AV1 BE11 BD18 BE51 BA61 AR59 AK61
BF32 BE33 BD33 AU30 BD30 AV30 BG30 BD29 BE30 BE28 BD43 AT28 AV28 BD46 AT26 AU22
M_B_DQS#0 M_B_DQS#1 M_B_DQS#2 M_B_DQS#3 M_B_DQS#4 M_B_DQS#5 M_B_DQS#6 M_B_DQS#7
M_B_DQS0 M_B_DQS1 M_B_DQS2 M_B_DQS3 M_B_DQS4 M_B_DQS5 M_B_DQS6 M_B_DQS7
M_B_A0 M_B_A1 M_B_A2 M_B_A3 M_B_A4 M_B_A5 M_B_A6 M_B_A7 M_B_A8 M_B_A9 M_B_A10 M_B_A11 M_B_A12 M_B_A13 M_B_A14 M_B_A15
M_B_DIMB_CLK_DDR0 15 M_B_DIMB_CLK_DDR#0 15 M_B_DIMB_CKE0 15
M_B_DIMB_CLK_DDR1 15 M_B_DIMB_CLK_DDR#1 15 M_B_DIMB_CKE1 15
M_B_DIMB_CS#0 15 M_B_DIMB_CS#1 15
M_B_DIMB_ODT0 15 M_B_DIMB_ODT1 15
M_B_DQS#[7:0] 15
M_B_DQS[7:0] 15
M_B_A[15:0] 15
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
CPU (DDR)
CPU (DDR)
CPU (DDR)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
6 106
6 106
6 106
1
A00
A00
A00
5
smd.db-x7.ru
SSID = CPU
4
3
2
1
CFG6
CFG2
CFG5
DY
DY
12
R701
R701 1KR2J-1-GP
1KR2J-1-GP
SG
SG
SG
SG
12
12
R702
R702 1KR2J-1-GP
1KR2J-1-GP
R704
R704 1KR2J-1-GP
1KR2J-1-GP
PEG Static Lane Reversal
CFG[2]
1: Normal Operation; Lane # definition matches socket pin map definition
0:Lane Reversed
Display Port Presence Strap
CFG[4]
1: Disabled; No Physical Display Port attached to Embedded Display Port
0: Enabled; An external Display Port device is connected to the Embedded Display Port
PCIE Port Bifurcation Straps
CFG[6:5]
11:
1x16 PCI Express
2 x8 - PCI Express
10:
Reserved
01:
1x8, 2x4 PCI Express
00:
5 OF 9
CPU1E
D D
CFG071
TP701TPAD14-OP-GP TP701TPAD14-OP-GP TP702TPAD14-OP-GP TP702TPAD14-OP-GP
TP723TPAD14-OP-GP TP723TPAD14-OP-GP
TP703TPAD14-OP-GP TP703TPAD14-OP-GP
TP712TPAD14-OP-GP TP712TPAD14-OP-GP
TP725TPAD14-OP-GP TP725TPAD14-OP-GP TP726TPAD14-OP-GP TP726TPAD14-OP-GP
C C
B B
TP722TPAD14-OP-GP TP722TPAD14-OP-GP TP724TPAD14-OP-GP TP724TPAD14-OP-GP
TP727TPAD14-OP-GP TP727TPAD14-OP-GP TP730TPAD14-OP-GP TP730TPAD14-OP-GP
CFG0 CFG1
1
CFG2 CFG3
1
CFG4
1
CFG5 CFG6 CFG7
1
CFG16
1
VCC_VAL_SENSE
1
VSS_VAL_SENSE
1
VAXG_VAL_SENSE
1
VSSAXG_VAL_SENSE
1
VCC_DIE_SENSE
1
VSS_DIE_SENSE
1
CPU1E
B50
CFG0
C51
CFG1
B54
CFG2
D53
CFG3
A51
CFG4
C53
CFG5
C55
CFG6
H49
CFG7
A55
CFG8
H51
CFG9
K49
CFG10
K53
CFG11
F53
CFG12
G53
CFG13
L51
CFG14
F51
CFG15
D52
CFG16
L53
CFG17
H43
VCC_VAL_SENSE
K43
VSS_VAL_SENSE
H45
VAXG_VAL_SENSE
K45
VSSAXG_VAL_SENSE
F48
VCC_DIE_SENSE
G48
RSVD47
H48
RSVD6
K48
RSVD7
BA19
RSVD8
AV19
RSVD9
AT21
RSVD10
BB21
RSVD11
BB19
RSVD12
AY21
RSVD13
BA22
RSVD14
AY22
RSVD15
AU19
RSVD16
AU21
RSVD17
BD21
RSVD18
BD22
RSVD19
BD25
RSVD20
BD26
RSVD21
BG22
RSVD22
BE22
RSVD23
BG26
RSVD24
BE26
RSVD25
BF23
RSVD26
BE24
RSVD27
RESERVED
RESERVED
5 OF 9
BCLK_ITP
BCLK_ITP#
RSVD30 RSVD31 RSVD32 RSVD33
RSVD34 RSVD35 RSVD36 RSVD37 RSVD38
RSVD39 RSVD40
RSVD41 RSVD42 RSVD43 RSVD44
RSVD45
DC_TEST_A4 DC_TEST_C4 DC_TEST_D3
DC_TEST_D1 DC_TEST_A58 DC_TEST_A59
DC_TEST_C59
DC_TEST_A61
DC_TEST_C61
DC_TEST_D61 DC_TEST_BD61 DC_TEST_BE61 DC_TEST_BE59 DC_TEST_BG61 DC_TEST_BG59 DC_TEST_BG58
DC_TEST_BG4
DC_TEST_BG3
DC_TEST_BE3
DC_TEST_BG1
DC_TEST_BE1
DC_TEST_BD1
BCLK_ITP
N59
BCLK_ITP#
N58
N42 L42 L45 L47
M13 M14 U14 W14 P13
AT49 K24
AH2 AG13 AM14 AM15
N50
TP_DC_TEST_A4
A4 C4
DC_TEST_C4_D3
D3
TP_DC_TEST_D1
D1
TP_DC_TEST_A58
A58 A59
TP_DC_TEST_A59_C59
C59 A61
TP_DC_TEST_A61_C61
C61
TP_DC_TEST_D61
D61
TP_DC_TEST_BD61
BD61 BE61
TP_DC_TEST_BE59_BE61
BE59 BG61
DC_TEST_BG59_BG61
BG59
TP_DC_TEST_BG58
BG58
TP_DC_TEST_BG4
BG4 BG3
DC_TEST_BE3_BG3
BE3 BG1
DC_TEST_BE1_BG1
BE1
TP_DC_TEST_BD1
BD1
TP728 TPAD14-OP-GPTP728 TPAD14-OP-GP
1
TP729 TPAD14-OP-GPTP729 TPAD14-OP-GP
1
TP714 TPAD14-OP-GPTP714 TPAD14-OP-GP
1
TP715 TPAD14-OP-GPTP715 TPAD14-OP-GP
1
TP716 TPAD14-OP-GPTP716 TPAD14-OP-GP
1
TP717 TPAD14-OP-GPTP717 TPAD14-OP-GP
1
TP718 TPAD14-OP-GPTP718 TPAD14-OP-GP
1
TP719 TPAD14-OP-GPTP719 TPAD14-OP-GP
1
TP720 TPAD14-OP-GPTP720 TPAD14-OP-GP
1
TP721 TPAD14-OP-GPTP721 TPAD14-OP-GP
1
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
CPU (RESERVED)
CPU (RESERVED)
CPU (RESERVED)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
7 106
7 106
7 106
1
A00
A00
A00
5
smd.db-x7.ru
SSID = CPU
X01_0412
VCC_CORE
D D
12
12
C801
C801
C819
C819
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
12
C812
C812
C811
C811
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
Layout Note: 10u x 12 Cap place during CPU & IMVP
12
12
C817
C817
C802
C802
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
C C
B B
Layout Note: 2.2u x 10 Cap place under CPU
12
12
12
C841
C841
C840
C840
C827
C827
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
VCC Output Decoupling Recommendation:
1.9m ohm loadline design:(for SV) 470u x 4(Remove) 22u x 20(0805)
2.2u x 35(0402)
2.9m ohm loadline design:(for ULV/LV) 330u x 3(Remove) 22u x 12(0805)
2.2u x 16(0402)
22u Cap x20
12
12
12
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
12
12
C820
C820
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C813
C813
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
C803
C803
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
12
C842
C842
DY
DY
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
12
C805
C805
C804
C804
12
C806
C806
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C822
C822
C816
C816
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C844
C844
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
12
12
C807
C807
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C823
C823
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C814
C814
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
12
C808
C808
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C824
C824
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C815
C815
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
DY
DY
12
C809
C809
C810
C810
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
12
C828
C828
C818
C818
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C832
C830
C830
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
12
C850
C850
SC2D2U6D3V2MX-GP
SC2D2U6D3V2MX-GP
C832
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
4
POWER
VCC1 VCC2 VCC3 VCC4 VCC5 VCC6 VCC7 VCC8 VCC9 VCC10 VCC11 VCC12 VCC13 VCC14 VCC15 VCC16 VCC17 VCC18 VCC19 VCC20 VCC21 VCC22 VCC23 VCC24 VCC25 VCC26 VCC27 VCC28 VCC29 VCC30 VCC31 VCC32 VCC33 VCC34 VCC35 VCC36 VCC37 VCC38 VCC39 VCC40 VCC41 VCC42 VCC43 VCC44 VCC45 VCC46 VCC47 VCC48 VCC49 VCC50 VCC51 VCC52 VCC53 VCC54 VCC55 VCC56 VCC57 VCC58 VCC59 VCC60 VCC61 VCC62 VCC63 VCC64 VCC66 VCC67 VCC68 VCC69 VCC70 VCC71 VCC72 VCC73 VCC74 VCC75 VCC76
POWER
CORE SUPPLY
CORE SUPPLY
CPU1F
CPU1F
VCC_CORE
12
C847
C847
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
33A
A26 A29 A31 A34 A35 A38 A39 A42 C26 C27 C32 C34 C37 C39 C42 D27 D32 D34 D37 D39 D42 E26 E28 E32 E34 E37 E38 F25 F26 F28 F32 F34 F37 F38 F42 G42 H25 H26 H28 H29 H32 H34 H35 H37 H38 H40 J25 J26 J28 J29 J32 J34 J35 J37 J38 J40 J42 K26 K27 K29 K32 K34 K35 K37 K39 K42 L25 L28 L33 L36 L40 N26 N30 N34 N38
IVY-BRIDGE-GP-N F
IVY-BRIDGE-GP-N F
71.00IVY.A0U
71.00IVY.A0U
3
6 OF 9
6 OF 9
VCCIO1 VCCIO3 VCCIO4 VCCIO5 VCCIO6 VCCIO7 VCCIO8
VCCIO9 VCCIO10 VCCIO11 VCCIO12 VCCIO13 VCCIO14 VCCIO15 VCCIO16 VCCIO17 VCCIO18 VCCIO19 VCCIO20 VCCIO21 VCCIO22 VCCIO23 VCCIO24 VCCIO25 VCCIO26 VCCIO27 VCCIO28 VCCIO29
VCCIO30 VCCIO31 VCCIO32
PEG IO AND DDR IO
PEG IO AND DDR IO
VCCIO33 VCCIO34 VCCIO35 VCCIO36 VCCIO37 VCCIO38 VCCIO39 VCCIO40 VCCIO41 VCCIO42 VCCIO43 VCCIO44 VCCIO45 VCCIO46 VCCIO47 VCCIO48 VCCIO49
VCCIO50 VCCIO51
VCCIO_SEL
VCCPQE1 VCCPQE2
RAILS
RAILS
VIDALERT#
VIDSCLK VIDSOUT
SVID QUIET
SVID QUIET
VCC_SENSE VSS_SENSE
VCCIO_SENSE
VSS_SENSE_VCCIO
SENSE LINES
SENSE LINES
AF46 AG48 AG50 AG51 AJ17 AJ21 AJ25 AJ43 AJ47 AK50 AK51 AL14 AL15 AL16 AL20 AL22 AL26 AL45 AL48 AM16 AM17 AM21 AM43 AM47 AN20 AN42 AN45 AN48
AA14 AA15 AB17 AB20 AC13 AD16 AD18 AD21 AE14 AE15 AF16 AF18 AF20 AG15 AG16 AG17 AG20 AG21 AJ14 AJ15
W16 W17
BC22
AM25 AN22
A44 B43 C44
F43 G43
AN16 AN17
H_CPU_SVIDALR T# H_CPU_SVIDC LK H_CPU_SVIDD AT
VCCSENSE VSSSENSE
12
H_SNB_IVB#_PW RCTRL
+V1.05S_VCCPQE _R
C862
SC1U6D3V2KX-GPDYC862
SC1U6D3V2KX-GP
12
DY
DY
12
C871
C871
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
Added, cause the
1.05V far away CPU
C885
SC1U6D3V2KX-GP
C885
SC1U6D3V2KX-GP
C883
SC1U6D3V2KX-GP
C883
SC1U6D3V2KX-GP
12
X02_0611
R812
R812
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
12
C826
C826 SC1U6D3V2KX- GP
SC1U6D3V2KX- GP
VCCP_CPU
12
R807
R807 10R2F-L-GP
10R2F-L-GP
12
R806
R806 10R2F-L-GP
10R2F-L-GP
2
1u Cap x13 22u Cap x3 10u Cap x 9
C869
SC1U6D3V2KX-GPDYC869
12
12
12
DY
75R2F-2-GP
75R2F-2-GP
SC1U6D3V2KX-GP
12
DY
C863
SC10U6D3V3MX-GP
C863
SC10U6D3V3MX-GP
C879
SC10U6D3V3MX-GP
C879
SC10U6D3V3MX-GP
12
12
C888
SC1U6D3V2KX-GP
C888
SC1U6D3V2KX-GP
C887
SC1U6D3V2KX-GP
C887
SC1U6D3V2KX-GP
12
12
C895
SC10U6D3V3MX-GPDYC895
SC10U6D3V3MX-GP
C897
SC10U6D3V3MX-GPDYC897
SC10U6D3V3MX-GP
12
12
DY
DY
VCCP_CPUVCCP_CPU
12
12
R805
R805
R804
R804 130R2F-1-GP
130R2F-1-GP
VCC_CORE
12
R801
R801 100R2F-L1-GP- U
100R2F-L1-GP- U
12
R802
R802 100R2F-L1-GP- U
100R2F-L1-GP- U
C864
SC1U6D3V2KX-GPDYC864
SC1U6D3V2KX-GP
12
12
12
C873
C873
C872
C872
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
C884
SC1U6D3V2KX-GP
C884
SC1U6D3V2KX-GP
C886
SC1U6D3V2KX-GP
C886
SC1U6D3V2KX-GP
12
12
TP801 TPAD14-OP- GPTP 801 TPAD14-OP-GP
1
CRB is DY
R803
R803 43R2J-GP
43R2J-GP
1 2
VCCIO_SENSE 45 VSSIO_SENSE 45
Layout Note:
1. PH/PL resisors place close CPU
2. SENSE signal recommend differential routing
3. VCCIO_SENSE_VCCIO 55 ohm
C880
SC10U6D3V3MX-GP
C880
SC10U6D3V3MX-GP
X01_0424
C889
SC1U6D3V2KX-GP
C889
SC1U6D3V2KX-GP
C893
SC10U6D3V3MX-GPDYC893
SC10U6D3V3MX-GP
8.5A
C877
SC1U6D3V2KX-GPDYC877
SC1U6D3V2KX-GP
12
DY
C881
SC10U6D3V3MX-GP
C881
SC10U6D3V3MX-GP
12
DY
C890
SC1U6D3V2KX-GP
C890
SC1U6D3V2KX-GP
12
DY
DY
VCCP_CPU
VCCIO Output Decoupling Recommendation: 330u x 2(Remove) 10u x 10(0603) 1u x 26(0402)
VCCPQ Output Decoupling Recommendation: 1u x 1(0402)
Voltage Rail
VCC_CORE(ULV)
C882
SC10U6D3V3MX-GPDYC882
SC10U6D3V3MX-GP
12
VCCP_CPU
C891
SC1U6D3V2KX-GPDYC891
SC1U6D3V2KX-GP
12
C896
SC10U6D3V3MX-GPDYC896
SC10U6D3V3MX-GP
12
Layout Note:
R803, R804, R805 need close to CPU Alert# signal must be routed between the Clock and Data lines to reduce the cross talk between them
VR_SVID_ALERT# 42
H_CPU_SVIDC LK 42
H_CPU_SVIDD AT 42
Layout Note:
1. PH/PL resisors place close CPU
2. SENSE signal recommend differential routing
3. VCC_SENSE 25ohm~34ohm
VCCSENSE 42 VSSSENSE 42
VAXG(ULV) VCCIO VDDQ 1.5 VCCSA VCCPLL
Need place Pull Hi at IMVP page
Voltage(V)
0.3~1.52 0~1.52
1.05
0.9
1.8
1
Iccmax(A)
33 29
8.5 5 4
1.2
A A
<Core Desig n>
<Core Desig n>
<Core Desig n>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih, Taipei Hsie n 221, Taiwan, R.O. C.
Taipei Hsie n 221, Taiwan, R.O. C.
Title
Title
Title
Size Document Num ber Rev
Size Document Num ber Rev
Size Document Num ber Rev A2
A2
A2
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
Taipei Hsie n 221, Taiwan, R.O. C.
CPU (VCC_CORE)
CPU (VCC_CORE)
CPU (VCC_CORE)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1
8 106
8 106
8 106
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = CPU
POWER
CPU1G
CPU1G
VCC_GFXCORE
D D
22u Cap x 20 10u Cap x 6 1u Cap x 7
X01_0424
12
12
C904
C904
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
12
C955
C955
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
X01_0424
12
12
C920
C911
C911
C956
C956
C920
C919
C919
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
12
C958
C958
C957
C957
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
X02_0613
12
12
12
C901
C901
DY
DY
DY
DY
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
12
C912
C912
DY
DY
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C C
Layout Note:
1. PH/PL resisors place close CPU
2. SENSE signal recommend differential routing
B B
VCCAXG Output Decoupling Recommendation:
3.9m ohm loadline design:(for GT2) 470u x 2(remove) 22u x 6(0805) 10u x 6(0603) 1u x 11(0402)
4.6m ohm loadline design:(for GT1) 330u x 2(remove) 22u x 5(0805) 10u x 6(0603) 1u x 6(0402)
VCCPLL Output Decoupling Recommendation: 330u x 1(Remove) 1u x 2(0402)
A A
VCCSA Output Decoupling Recommendation: 330u x 1(Remove) 10u x 5(0603) 1u x 5(0402)
5
12
C902
C902
C913
C913
0D85V_S0
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
DY
DY
VCC_AXG_SENSE42
VSS_AXG_SENSE42
C903
C903
12
C914
C914
C930
12
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
DY
DY
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
12
DY
DY
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC10U6D3V3MX-GPDYC930
SC10U6D3V3MX-GP
12
DY
12
X01_0424
12
C922
C922
C921
C921
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C959
C959
C960
C960
DY
DY
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
X01_0424
X02_0613
12
C905
C905
DY
DY
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
12
C915
C915
DY
DY
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
1D8V_S0
4A
C929
SC10U6D3V3MX-GPDYC929
SC10U6D3V3MX-GP
12
DY
C935
SC1U6D3V2KX-GP
C935
SC1U6D3V2KX-GP
12
12
C923
C923
12
C961
C961
C907
C907
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
C916
C916
DY
DY
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C934
C934
C928
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
12
SC10U6D3V3MX-GPDYC928
SC10U6D3V3MX-GP
12
C962
C962
12
C965
C965
C908
C908
C917
C917
1.2A
12
DY
12
DY
4
29A
12
C963
C963
DY
DY
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
X01_0424
12
C966
C966
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
12
C918
C918
DY
DY
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
VCC_GFXCORE
C924
SC1U6D3V2KX-GP
C924
SC1U6D3V2KX-GP
12
C927
SC10U6D3V3MX-GPDYC927
SC10U6D3V3MX-GP
DY
C933
SC1U6D3V2KX-GPDYC933
SC1U6D3V2KX-GP
DY
12
C964
C964
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C967
C967
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
12
R903
R903 100R2F-L1-GP-U
100R2F-L1-GP-U
12
R904
R904 100R2F-L1-GP-U
100R2F-L1-GP-U
C925
12
DY
C926
12
C932
SC1U6D3V2KX-GPDYC932
SC1U6D3V2KX-GP
12
VCC_AXG_SENSE
VSS_AXG_SENSE
SC1U6D3V2KX-GPDYC925
SC1U6D3V2KX-GP
SC10U6D3V3MX-GPDYC926
SC10U6D3V3MX-GP
12
DY
C931
SC1U6D3V2KX-GPDYC931
SC1U6D3V2KX-GP
12
DY
AA46
VAXG1
AB47
VAXG2
AB50
VAXG3
AB51
VAXG4
AB52
VAXG5
AB53
VAXG6
AB55
VAXG7
AB56
VAXG8
AB58
VAXG9
AB59
VAXG10
AC61
VAXG11
AD47
VAXG12
AD48
VAXG13
AD50
VAXG14
AD51
VAXG15
AD52
VAXG16
AD53
VAXG17
AD55
VAXG18
AD56
VAXG19
AD58
VAXG20
AD59
VAXG21
AE46
VAXG22
N45
VAXG23
P47
VAXG24
P48
VAXG25
P50
VAXG26
P51
VAXG27
P52
VAXG28
P53
VAXG29
P55
VAXG30
P56
VAXG31
P61
VAXG32
T48
VAXG33
T58
VAXG34
T59
VAXG35
T61
VAXG36
U46
VAXG37
V47
VAXG38
V48
VAXG39
V50
VAXG40
V51
VAXG41
V52
VAXG42
V53
VAXG43
V55
VAXG44
V56
VAXG45
V58
VAXG46
V59
VAXG47
W50
VAXG48
W51
VAXG49
W52
VAXG50
W53
VAXG51
W55
VAXG52
W56
VAXG53
W61
VAXG54
Y48
VAXG55
Y61
VAXG56
F45
VAXG_SENSE
G45
VSSAXG_SENSE
BB3
VCCPLL1
BC1
VCCPLL2
BC4
VCCPLL3
L17
VCCSA1
L21
VCCSA2
N16
VCCSA3
N20
VCCSA4
N22
VCCSA5
P17
VCCSA6
P20
VCCSA7
R16
VCCSA8
R18
VCCSA9
R21
VCCSA10
U15
VCCSA11
V16
VCCSA12
V17
VCCSA13
V18
VCCSA14
V21
VCCSA15
W20
VCCSA16
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
POWER
VREF
VREF
DDR3 - 1.5V RAILS
DDR3 - 1.5V RAILS
GRAPHICS
GRAPHICS
SENSE
LINES
SENSE
LINES
1.8V RAIL
1.8V RAIL
SA RAIL
SA RAIL
VCCSA VID
VCCSA VID
3
SM_VREF
SA_DIMM_VREFDQ SB_DIMM_VREFDQ
VCCDQ1 VCCDQ2
QUIET RAILS
QUIET RAILS
VDDQ_SENSE
VSS_SENSE_VDDQ
VCCSA_SENSE
SENSE LINES
SENSE LINES
VCCSA_VID0 VCCSA_VID1
lines
lines
7 OF 9
7 OF 9
VDDQ1 VDDQ2 VDDQ3 VDDQ4 VDDQ5 VDDQ6 VDDQ7 VDDQ8
VDDQ9 VDDQ10 VDDQ11 VDDQ12 VDDQ13 VDDQ14 VDDQ15 VDDQ16 VDDQ17 VDDQ18 VDDQ19 VDDQ20 VDDQ21 VDDQ22 VDDQ23 VDDQ24 VDDQ25 VDDQ26
Layout Note:
+V_SM_VREF_CNT should have 10 mil trace width
+V_SM_VREF_CNT
AY43
DDR_WR_VREFA
BE7
DDR_WR_VREFB
BG7
AJ28 AJ33 AJ36 AJ40 AL30 AL34 AL38 AL42 AM33 AM36 AM40 AN30 AN34 AN38 AR26 AR28 AR30 AR32 AR34 AR36 AR40 AV41 AW26 BA40 BB28 BG33
AM28 AN26
BC43 BA43
U10
D48 D49
12
TP_VDDQ_SENSE TP_VDDQ_VSS
VCCSA_SEL0 VCCSA_SEL1
C944
SC1U6D3V2KX-GP
C944
SC1U6D3V2KX-GP
12
RN902
RN902
4
SRN1KJ-7-GP
SRN1KJ-7-GP
C945
C945
12
0R0402-PAD-2-GP
0R0402-PAD-2-GP
C954
SC1U6D3V2KX-GP
C954
SC1U6D3V2KX-GP
X02_0611
1 1
DY
DY
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
23 1
5A
C947
SC1U6D3V2KX-GPDYC947
C946
12
DY
C936
C936
12
VDDQ Output Decoupling Recommendation: 330u x 1(Remove) 10u x 8(0603) 1u x 10(0402)
VCCDQ Output Decoupling Recommendation: 1u x 1(0402)
R909
R909
TP901 TPAD14-OP-GPTP901 TPAD14-OP-GP TP902 TPAD14-OP-GPTP902 TPAD14-OP-GP
VCCSA_SENSE 48
VCCSA_SEL0 48 VCCSA_SEL1 48
2
SC1U6D3V2KX-GP
SC1U6D3V2KX-GPDYC946
SC1U6D3V2KX-GP
12
DY
C937
SC10U6D3V3MX-GP
C937
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
12
1D5V_S0+V1.5S_VCCD_Q
12
Voltage Rail
VCC_CORE(ULV) VAXG(ULV) VCCIO
Voltage(V)
0.3~1.52 0~1.52
1.05
VDDQ 1.5
DY
VCCSA VCCPLL
C949
SC1U6D3V2KX-GPDYC949
C948
12
C938
C938
12
SC1U6D3V2KX-GP
SC1U6D3V2KX-GPDYC948
SC1U6D3V2KX-GP
12
12
DY
DY
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
C939
SC10U6D3V3MX-GPDYC939
SC10U6D3V3MX-GP
12
12
DY
DY
C951
SC1U6D3V2KX-GPDYC951
C950
SC1U6D3V2KX-GP
SC1U6D3V2KX-GPDYC950
SC1U6D3V2KX-GP
12
DY
C941
SC10U6D3V3MX-GPDYC941
C940
SC10U6D3V3MX-GP
SC10U6D3V3MX-GPDYC940
SC10U6D3V3MX-GP
12
DY
DY
DY
0.9
1.8
C952
SC1U6D3V2KX-GPDYC952
SC1U6D3V2KX-GP
C953
SC1U6D3V2KX-GPDYC953
12
SC1U6D3V2KX-GP
12
DY
C942
SC10U6D3V3MX-GPDYC942
SC10U6D3V3MX-GP
C943
SC10U6D3V3MX-GPDYC943
12
SC10U6D3V3MX-GP
12
DY
VCCSA Power Select
Voltage(V)
0.9
LV & ULV
0.85
Others
0.8
VID[0] VID[1]
0
0 1
0.775
0.75
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
CPU (VCC_GFXCORE)
CPU (VCC_GFXCORE)
CPU (VCC_GFXCORE)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
9 106
9 106
9 106
1
Iccmax(A)
33 29
8.5 5 4
1.2
1D5V_S0
0
01
11
A00
A00
A00
5
smd.db-x7.ru
SSID = CPU
CPU1H
CPU1H
4
8 OF 9
8 OF 9
3
CPU1I
CPU1I
2
9 OF 9
9 OF 9
1
A13
VSS1
A17
VSS2
A21
VSS3
A25
VSS4
D D
C C
B B
A A
A28 A33 A37 A40 A45 A49 A53
AA1 AA13 AA50 AA51 AA52 AA53 AA55 AA56
AA8 AB16 AB18 AB21 AB48 AB61 AC10 AC14 AC46
AC6 AD17 AD20
AD4 AD61 AE13
AE8
AF1 AF17 AF21 AF47 AF48 AF50 AF51 AF52 AF53 AF55 AF56 AF58 AF59 AG10 AG14 AG18 AG47 AG52 AG61
AG7 AH4
AH58
AJ13 AJ16 AJ20 AJ22 AJ26 AJ30 AJ34 AJ38 AJ42 AJ45 AJ48
AJ7
AK1
AK52
AL10 AL13 AL17 AL21 AL25 AL28 AL33 AL36 AL40 AL43 AL47
AL61 AM13 AM20 AM22 AM26 AM30 AM34
VSS5 VSS6 VSS7 VSS8 VSS9 VSS10 VSS11
A9
VSS12 VSS13 VSS14 VSS15 VSS16 VSS17 VSS18 VSS19 VSS20 VSS21 VSS22 VSS23 VSS24 VSS25 VSS26 VSS27 VSS28 VSS29 VSS30 VSS31 VSS32 VSS33 VSS34 VSS35 VSS36 VSS37 VSS38 VSS39 VSS40 VSS41 VSS42 VSS43 VSS44 VSS45 VSS46 VSS47 VSS48 VSS49 VSS50 VSS51 VSS52 VSS53 VSS54 VSS55 VSS56 VSS57 VSS58 VSS59 VSS60 VSS61 VSS62 VSS63 VSS64 VSS65 VSS66 VSS67 VSS68 VSS69 VSS70 VSS71 VSS72 VSS73 VSS74 VSS75 VSS76 VSS77 VSS78 VSS79 VSS80 VSS81 VSS82 VSS83 VSS84 VSS85 VSS86 VSS87 VSS88 VSS89 VSS90
VSS
VSS
VSS91 VSS92 VSS93 VSS94 VSS95 VSS96 VSS97 VSS98
VSS99 VSS100 VSS101 VSS102 VSS103 VSS104 VSS105 VSS106 VSS107 VSS108 VSS109 VSS110 VSS111 VSS112 VSS113 VSS114 VSS115 VSS116 VSS117 VSS118 VSS119 VSS120 VSS121 VSS122 VSS123 VSS124 VSS125 VSS126 VSS127 VSS128 VSS129 VSS130 VSS131 VSS132 VSS133 VSS134 VSS135 VSS136 VSS137 VSS138 VSS139 VSS140 VSS141 VSS142 VSS143 VSS144 VSS145 VSS146 VSS147 VSS148 VSS149 VSS150 VSS151 VSS152 VSS153 VSS154 VSS155 VSS156 VSS157 VSS158 VSS159 VSS160 VSS161 VSS162 VSS163 VSS164 VSS165 VSS166 VSS167 VSS168 VSS169 VSS170 VSS171 VSS172 VSS173 VSS174 VSS175 VSS176 VSS177 VSS178 VSS179 VSS180
AM38 AM4 AM42 AM45 AM48 AM58 AN1 AN21 AN25 AN28 AN33 AN36 AN40 AN43 AN47 AN50 AN54 AP10 AP51 AP55 AP7 AR13 AR17 AR21 AR41 AR48 AR61 AR7 AT14 AT19 AT36 AT4 AT45 AT52 AT58 AU1 AU11 AU28 AU32 AU51 AU7 AV17 AV21 AV22 AV34 AV40 AV48 AV55 AW13 AW43 AW61 AW7 AY14 AY19 AY30 AY36 AY4 AY41 AY45 AY49 AY55 AY58 AY9 BA1 BA11 BA17 BA21 BA26 BA32 BA48 BA51 BB53 BC13 BC5 BC57 BD12 BD16 BD19 BD23 BD27 BD32 BD36 BD40 BD44 BD48 BD52 BD56 BD8 BE5 BG13
BG17
VSS181
BG21
VSS182
BG24
VSS183
BG28
VSS184
BG37
VSS185
BG41
VSS186
BG45
VSS187
BG49
VSS188
BG53
VSS189
BG9
VSS190
C29
VSS191
C35
VSS192
C40
VSS193
D10
VSS194
D14
VSS195
D18
VSS196
D22
VSS197
D26
VSS198
D29
VSS199
D35
VSS200
D4
VSS201
D40
VSS202
D43
VSS203
D46
VSS204
D50
VSS205
D54
VSS206
D58
VSS207
D6
VSS208
E25
VSS209
E29
VSS210
E3
VSS211
E35
VSS212
E40
VSS213
F13
VSS214
F15
VSS215
F19
VSS216
F29
VSS217
F35
VSS218
F40
VSS219
F55
VSS220
G51
VSS221
G6
VSS222
G61
VSS223
H10
VSS224
H14
VSS225
H17
VSS226
H21
VSS227
H4
VSS228
H53
VSS229
H58
VSS230
J1
VSS231
J49
VSS232
J55
VSS233
K11
VSS234
K21
VSS235
K51
VSS236
K8
VSS237
L16
VSS238
L20
VSS239
L22
VSS240
L26
VSS241
L30
VSS242
L34
VSS243
L38
VSS244
L43
VSS245
L48
VSS246
L61
VSS247
M11
VSS248
M15
VSS249
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
VSS
VSS
NCTF TEST PIN:A5,A57,BC61,BG5
NCTF TEST PIN:A5,A57,BC61,BG5
NCTF
NCTF
VSS250 VSS251 VSS252 VSS253 VSS254 VSS255 VSS256 VSS257 VSS258 VSS259 VSS260 VSS261 VSS262 VSS263 VSS264 VSS265 VSS266 VSS267 VSS268 VSS269 VSS270 VSS271 VSS272 VSS273 VSS274 VSS275 VSS276 VSS277 VSS278 VSS279 VSS280 VSS281 VSS282 VSS283 VSS284 VSS285 VSS286 VSS287 VSS288 VSS289 VSS290 VSS291 VSS292 VSS293 VSS294 VSS295 VSS296 VSS297 VSS298 VSS299 VSS300
VSS_NCTF_1#A5
VSS_NCTF_2#A57
VSS_NCTF_3#BC61
VSS_NCTF_8#BG5
VSS_NCTF_9#BG57
VSS_NCTF_10#C3
VSS_NCTF_13#E1
VSS_NCTF_14#E61
BG57,C3,E1,E61
BG57,C3,E1,E61
VSS_NCTF_4 VSS_NCTF_5 VSS_NCTF_6
VSS_NCTF_7 VSS_NCTF_11 VSS_NCTF_12
M4 M58 M6 N1 N17 N21 N25 N28 N33 N36 N40 N43 N47 N48 N51 N52 N56 N61 P14 P16 P18 P21 P58 P59 P9 R17 R20 R4 R46 T1 T47 T50 T51 T52 T53 T55 T56 U13 U8 V20 V61 W13 W15 W18 W21 W46 W8 Y4 Y47 Y58 Y59
A5 A57 BC61 BG5 BG57 C3 E1 E61
BD3 BD59 BE4 BE58 C58 D59
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
IVY-BRIDGE-GP-NF
IVY-BRIDGE-GP-NF
71.00IVY.A0U
71.00IVY.A0U
5
4
3
2
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
CPU (VSS)
CPU (VSS)
CPU (VSS)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
10 106
10 106
10 106
1
A00
A00
A00
5
smd.db-x7.ru
D D
C C
4
3
2
1
(Blanking)
B B
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
XDP
XDP
XDP
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
11 106
11 106
11 106
1
A00
A00
A00
5
smd.db-x7.ru
D D
C C
4
3
2
1
(Blanking)
B B
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Reserved
Reserved
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
Reserved
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
12 106Tuesday, August 14, 2012
12 106Tuesday, August 14, 2012
12 106Tuesday, August 14, 2012
1
A00
A00
A00
5
smd.db-x7.ru
D D
4
3
2
1
C C
B B
A A
(Blanking)
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
(Reserved)
(Reserved)
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
(Reserved)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
13 106Tuesday, August 14, 2012
13 106Tuesday, August 14, 2012
13 106Tuesday, August 14, 2012
1
A00
A00
A00
5
smd.db-x7.ru
DM1
SSID = MEMORY
D D
DDR_VREF _S3
R1405
R1405
X02_0611
0R0402-PAD-2- GP
0R0402-PAD-2- GP
M_VREF_CA_D IMMA
1 2
12
DY
DY
12
DY
DY
12
DY
DY
12
C1428
C1428
SC2D2U10V3KX-1GP
SC2D2U10V3KX-1GP
M_VREF_DQ_D IMMA
12
C1423
C1423
X02_0615
SC2D2U10V3KX-1GP
SC2D2U10V3KX-1GP
12
C1420
C1420
C1418
C1418
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C1426
C1426
C1429
C1429
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
12
C1427
C1427
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615 X02_0615
DDR_VREF _S3
R1404
R1404
X02_0611
0R0402-PAD-2- GP
0R0402-PAD-2- GP
1 2
C C
B B
12
C1411
C1411
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
0D75V_S0
12
C1419
C1419
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
Layout Note:
All VREF traces should have width=20mil; spacing=20 mil
M_A_A[15:0]6
M_A_BS26 M_A_BS06
M_A_BS16
M_A_DQ[63:0]6
Layout Note:
Place these caps close to VREF_CA
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
Layout Note:
Place these caps close to VREF_DQ
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
Layout Note:
Place these caps close to VTT1 and VTT2.
M_A_DQS#[7:0]6
M_A_DQS[7:0]6
M_A_DIMA_ODT06 M_A_DIMA_ODT16
M_VREF_CA_D IMMA M_VREF_DQ_D IMMA
DDR3_DR AMRST#15,37
M_A_A0 M_A_A1 M_A_A2 M_A_A3 M_A_A4 M_A_A5 M_A_A6 M_A_A7 M_A_A8 M_A_A9 M_A_A10 M_A_A11 M_A_A12 M_A_A13 M_A_A14 M_A_A15
M_A_DQ0 M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21
0D75V_S0
M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63
M_A_DQS#0 M_A_DQS#1 M_A_DQS#2 M_A_DQS#3 M_A_DQS#4 M_A_DQS#5 M_A_DQS#6 M_A_DQS#7
M_A_DQS0 M_A_DQS1 M_A_DQS2 M_A_DQS3 M_A_DQS4 M_A_DQS5 M_A_DQS6 M_A_DQS7
DM1
98
A0
97
A1
96
A2
95
A3
92
A4
91
A5
90
A6
86
A7
89
A8
85
A9
107
A10/AP
84
A11
83
A12
119
A13
80
A14
78
A15
79
A16/BA2
109
BA0
108
BA1
5
DQ0
7
DQ1
15
DQ2
17
DQ3
4
DQ4
6
DQ5
16
DQ6
18
DQ7
21
DQ8
23
DQ9
33
DQ10
35
DQ11
22
DQ12
24
DQ13
34
DQ14
36
DQ15
39
DQ16
41
DQ17
51
DQ18
53
DQ19
40
DQ20
42
DQ21
50
DQ22
52
DQ23
57
DQ24
59
DQ25
67
DQ26
69
DQ27
56
DQ28
58
DQ29
68
DQ30
70
DQ31
129
DQ32
131
DQ33
141
DQ34
143
DQ35
130
DQ36
132
DQ37
140
DQ38
142
DQ39
147
DQ40
149
DQ41
157
DQ42
159
DQ43
146
DQ44
148
DQ45
158
DQ46
160
DQ47
163
DQ48
165
DQ49
175
DQ50
177
DQ51
164
DQ52
166
DQ53
174
DQ54
176
DQ55
181
DQ56
183
DQ57
191
DQ58
193
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
10
DQS0#
27
DQS1#
45
DQS2#
62
DQS3#
135
DQS4#
152
DQS5#
169
DQS6#
186
DQS7#
12
DQS0
29
DQS1
47
DQS2
64
DQS3
137
DQS4
154
DQS5
171
DQS6
188
DQS7
116
ODT0
120
ODT1
126
VREF_CA
1
VREF_DQ
30
RESET#
203
VTT1
204
VTT2
DDR3-204P- 90-GP
DDR3-204P- 90-GP
62.10017.U81
62.10017.U81
2nd = 62.10017.P31
2nd = 62.10017.P31
H =5.2 mm
RAS# CAS#
CKE0 CKE1
EVENT#
VDDSPD
NC#1 NC#2
NC#/TEST
VDD1 VDD2 VDD3 VDD4 VDD5 VDD6 VDD7 VDD8
VDD9 VDD10 VDD11 VDD12 VDD13 VDD14 VDD15 VDD16 VDD17 VDD18
CS0# CS1#
CK0#
CK1#
4
NP1
NP1
NP2
NP2
110 113
WE#
115 114
121 73
74 101
CK0
103 102
CK1
104 11
DM0
28
DM1
46
DM2
63
DM3
136
DM4
153
DM5
170
DM6
187
DM7
200
SDA
202
SCL
198 199
SA0_DIMA
197
SA0
SA1_DIMA
201
SA1
77 122 125
75 76 81 82 87 88 93 94 99 100 105 106 111 112 117 118 123 124
2
VSS
3
VSS
8
VSS
9
VSS
13
VSS
14
VSS
19
VSS
20
VSS
25
VSS
26
VSS
31
VSS
32
VSS
37
VSS
38
VSS
43
VSS
44
VSS
48
VSS
49
VSS
54
VSS
55
VSS
60
VSS
61
VSS
65
VSS
66
VSS
71
VSS
72
VSS
127
VSS
128
VSS
133
VSS
134
VSS
138
VSS
139
VSS
144
VSS
145
VSS
150
VSS
151
VSS
155
VSS
156
VSS
161
VSS
162
VSS
167
VSS
168
VSS
172
VSS
173
VSS
178
VSS
179
VSS
184
VSS
185
VSS
189
VSS
190
VSS
195
VSS
196
VSS
205
VSS
206
VSS
1D5V_S3
M_A_RAS# 6 M_A_WE# 6 M_A_CAS# 6
M_A_DIMA_CS#0 6 M_A_DIMA_CS#1 6
M_A_DIMA_CKE0 6 M_A_DIMA_CKE1 6
M_A_DIMA_CLK_DD R0 6 M_A_DIMA_CLK_DD R#0 6
M_A_DIMA_CLK_DD R1 6 M_A_DIMA_CLK_DD R#1 6
PCH_SMBDAT A 15,20,65,66,69 PCH_SMBCLK 15,20,65,66,69
C1401
C1401
SCD1U10V2KX- 5GP
SCD1U10V2KX- 5GP
12
DY
DY
DY
1 2
RF
1D5V_S3
EC1403
SCD1U16V2KX-3GP
EC1403
SCD1U16V2KX-3GP
1 2
RF
Layout Note:
Place these Caps near SO-DIMMA.
3
SA0_DIMA SA1_DIMA
0R0402-PAD-2- GP
0R0402-PAD-2- GP
3D3V_S0
EC1401
SCD1U10V2KX-5GPDYEC1401
SCD1U10V2KX-5GP
EC1402
SCD1U10V2KX-5GPDYEC1402
SCD1U10V2KX-5GP
DY
1 2
12
12
EC1404
SCD1U16V2KX-3GP
EC1404
SCD1U16V2KX-3GP
1 2
1 2
EC1421
EC1421
SCD1U16V2KX- 3GP
SCD1U16V2KX- 3GP
1 2
EC1424
EC1424
SCD1U16V2KX- 3GP
SCD1U16V2KX- 3GP
Layout Note:
For S3 reduction circuit's 1D5V return pass.
DY
DY
12
TC1401
TC1401
ST330U2VDM-4-GP
ST330U2VDM-4-GP
C1414
C1414
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
1D5V_S31D5V_S0
C1403
C1403
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
12
C1415
C1415
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
R1401
R1401
12
12
12
12
12
C1405
C1405
C1404
C1404
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
12
C1416
C1416
C1417
C1417
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
R1402
R1402
0R0402-PAD-2- GP
0R0402-PAD-2- GP
12
12
C1406
C1406
DY
DY
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
Note: SA0 DIM0 = 0, SA1_DIM0 = 0 SO-DIMMA SPD Address is 0xA0 SO-DIMMA TS Address is 0x30
12
C1408
C1408
C1407
C1407
DY
DY
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
2
1
A A
<Core Desig n>
<Core Desig n>
<Core Desig n>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih, Taipei Hsie n 221, Taiwan, R.O. C.
Taipei Hsie n 221, Taiwan, R.O. C.
Title
Title
Title
Size Document Num ber Rev
Size Document Num ber Rev
Size Document Num ber Rev A2
A2
A2
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
Taipei Hsie n 221, Taiwan, R.O. C.
DDR3-SODIMM1
DDR3-SODIMM1
DDR3-SODIMM1
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1
14 106
14 106
14 106
A00
A00
A00
5
smd.db-x7.ru
SSID = MEMORY
DDR_VREF _S3
D D
R1505
R1505
X02_0611
0R0402-PAD-2- GP
0R0402-PAD-2- GP
M_VREF_CA_D IMMB
1 2
12
12
C1523
C1523
DY
DY
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615 X02_0615
DDR_VREF _S3
R1503
R1503
X02_0611
0R0402-PAD-2- GP
0R0402-PAD-2- GP
M_VREF_DQ_D IMMB
1 2
12
12
C1515
C1515
DY
C C
0D75V_S0
B B
DY
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
12
C1518
C1518
C1519
DY
DY
C1519
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
Layout Note:
All VREF traces should have width=20mil; spacing=20 mil
C1524
C1524
C1516
C1516
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SC2D2U10V3KX-1GP
SC2D2U10V3KX-1GP
X02_0615X02_0615
SC2D2U10V3KX-1GP
SC2D2U10V3KX-1GP
12
C1522
C1522
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
C1517
C1517
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
C1521
C1521
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
Layout Note:
Place these caps close to VREF_CA
M_B_A[15:0]6
M_B_BS26 M_B_BS06
M_B_BS16
M_B_DQ[63:0]6
Layout Note:
Place these caps close to VREF_DQ
Layout Note:
Place these caps close to VTT1 and VTT2.
M_B_DQS#[7:0]6
M_B_DQS[7:0]6
M_B_DIMB_ODT06 M_B_DIMB_ODT16
M_VREF_CA_D IMMB M_VREF_DQ_D IMMB
DDR3_DR AMRST#14,37
0D75V_S0
M_B_A0 M_B_A1 M_B_A2 M_B_A3 M_B_A4 M_B_A5 M_B_A6 M_B_A7 M_B_A8 M_B_A9 M_B_A10 M_B_A11 M_B_A12 M_B_A13 M_B_A14 M_B_A15
M_B_DQ0 M_B_DQ1 M_B_DQ2 M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63
M_B_DQS#0 M_B_DQS#1 M_B_DQS#2 M_B_DQS#3 M_B_DQS#4 M_B_DQS#5 M_B_DQS#6 M_B_DQS#7
M_B_DQS0 M_B_DQS1 M_B_DQS2 M_B_DQS3 M_B_DQS4 M_B_DQS5 M_B_DQS6 M_B_DQS7
107
119
109 108
129 131 141 143 130 132 140 142 147 149 157 159 146 148 158 160 163 165 175 177 164 166 174 176 181 183 191 193 180 182 192 194
135 152 169 186
137 154 171 188
116 120
126
203 204
DM2
DM2
98
A0
97
A1
96
A2
95
A3
92
A4
91
A5
90
A6
86
A7
89
A8
85
A9 A10/AP
84
A11
83
A12 A13
80
A14
78
A15
79
A16/BA2 BA0
BA1
5
DQ0
7
DQ1
15
DQ2
17
DQ3
4
DQ4
6
DQ5
16
DQ6
18
DQ7
21
DQ8
23
DQ9
33
DQ10
35
DQ11
22
DQ12
24
DQ13
34
DQ14
36
DQ15
39
DQ16
41
DQ17
51
DQ18
53
DQ19
40
DQ20
42
DQ21
50
DQ22
52
DQ23
57
DQ24
59
DQ25
67
DQ26
69
DQ27
56
DQ28
58
DQ29
68
DQ30
70
DQ31 DQ32 DQ33 DQ34 DQ35 DQ36 DQ37 DQ38 DQ39 DQ40 DQ41 DQ42 DQ43 DQ44 DQ45 DQ46 DQ47 DQ48 DQ49 DQ50 DQ51 DQ52 DQ53 DQ54 DQ55 DQ56 DQ57 DQ58 DQ59 DQ60 DQ61 DQ62 DQ63
10
DQS0#
27
DQS1#
45
DQS2#
62
DQS3# DQS4# DQS5# DQS6# DQS7#
12
DQS0
29
DQS1
47
DQS2
64
DQS3 DQS4 DQS5 DQS6 DQS7
ODT0 ODT1
VREF_CA
1
VREF_DQ
30
RESET#
VTT1 VTT2
DDR3-204P- 119-GP-U
DDR3-204P- 119-GP-U
62.10017.Z81
62.10017.Z81
2nd = 62.10017.N41
2nd = 62.10017.N41
H =5.2 mm
4
EVENT#
VDDSPD
NC#/TEST
RAS# CAS# CS0#
CS1# CKE0
CKE1
CK0#
CK1#
NC#1 NC#2
VDD1 VDD2 VDD3 VDD4 VDD5 VDD6 VDD7 VDD8
VDD9 VDD10 VDD11 VDD12 VDD13 VDD14 VDD15 VDD16 VDD17 VDD18
3
NP1
NP1
NP2
NP2
110 113
WE#
115 114
121 73
74 101
CK0
103 102
CK1
104 11
DM0
28
DM1
46
DM2
63
DM3
136
DM4
153
DM5
170
DM6
187
DM7
200
SDA
202
SCL
198 199
SA0_DIMB
197
SA0
SA1_DIMB
201
SA1
77 122 125
75 76 81 82 87 88 93 94 99 100 105 106 111 112 117 118 123 124
2
VSS
3
VSS
8
VSS
9
VSS
13
VSS
14
VSS
19
VSS
20
VSS
25
VSS
26
VSS
31
VSS
32
VSS
37
VSS
38
VSS
43
VSS
44
VSS
48
VSS
49
VSS
54
VSS
55
VSS
60
VSS
61
VSS
65
VSS
66
VSS
71
VSS
72
VSS
127
VSS
128
VSS
133
VSS
134
VSS
138
VSS
139
VSS
144
VSS
145
VSS
150
VSS
151
VSS
155
VSS
156
VSS
161
VSS
162
VSS
167
VSS
168
VSS
172
VSS
173
VSS
178
VSS
179
VSS
184
VSS
185
VSS
189
VSS
190
VSS
195
VSS
196
VSS
205
VSS
206
VSS
1D5V_S3
M_B_RAS# 6 M_B_WE# 6 M_B_CAS# 6
M_B_DIMB_CS#0 6 M_B_DIMB_CS#1 6
M_B_DIMB_CKE0 6 M_B_DIMB_CKE1 6
M_B_DIMB_CLK_DD R0 6 M_B_DIMB_CLK_DD R#0 6
M_B_DIMB_CLK_DD R1 6 M_B_DIMB_CLK_DD R#1 6
PCH_SMBDAT A 14,20,65,66,69 PCH_SMBCLK 14,20,65,66,69
DY
DY
C1501
C1501
SCD1U10V2KX- 5GP
SCD1U10V2KX- 5GP
1D5V_S3
EC1503
SCD1U16V2KX-3GP
EC1503
SCD1U16V2KX-3GP
EC1504
SCD1U16V2KX-3GP
EC1504
SCD1U16V2KX-3GP
1 2
1 2
RF
Layout Note:
Place these Caps near SO-DIMMB.
Note: SO-DIMMB SPD Address is 0xA4 SO-DIMMB TS Address is 0x34
3D3V_S0
12
R1501
SA1_DIMB SA0_DIMB
C1509
C1509
R1501 10KR2J-3-GP
10KR2J-3-GP
12
R1502
R1502 0R0402-PAD-2- GP
0R0402-PAD-2- GP
12
C1510
C1510
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
3D3V_S0
12
EC1502
SCD1U10V2KX-5GPDYEC1502
SCD1U10V2KX-5GP
EC1501
SCD1U10V2KX-5GPDYEC1501
SCD1U10V2KX-5GP
DY
DY
1 2
1 2
RF
12
12
C1503
C1503
DY
DY
DY
DY
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
12
12
C1511
C1511
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
12
C1504
C1504
DY
DY
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
12
C1512
C1512
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
C1508
C1508
C1507
C1507
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
12
C1513
C1513
EC1514
EC1514
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
2
1
A A
<Core Desig n>
<Core Desig n>
<Core Desig n>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih, Taipei Hsie n 221, Taiwan, R.O. C.
Taipei Hsie n 221, Taiwan, R.O. C.
Title
Title
Title
Size Document Num ber Rev
Size Document Num ber Rev
Size Document Num ber Rev A2
A2
A2
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
Taipei Hsie n 221, Taiwan, R.O. C.
DDR3-SODIMM2
DDR3-SODIMM2
DDR3-SODIMM2
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1
15 106
15 106
15 106
A00
A00
A00
5
smd.db-x7.ru
D D
C C
4
3
2
1
(Blanking)
B B
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
Reserved
Reserved
Reserved
1
16 106Tuesday, August 14, 2012
16 106Tuesday, August 14, 2012
16 106Tuesday, August 14, 2012
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
D D
3D3V_S0
RN1701
RN1701
1 2 3
SRN2K2J-1-GP
SRN2K2J-1-GP
RN1702
RN1702
2 3 1
SRN100KJ-6-GP
SRN100KJ-6-GP
C C
B B
4
4
L_CTRL_DATA L_CTRL_CLK
L_BKLT_EN LVDS_VDD_EN
Layout Note:
Place near PCH; trace spacing=20mil
12
R1701
R1701 2K37R2F-GP
2K37R2F-GP
L_BKLT_EN27 LVDS_VDD_EN49
L_BKLT_CTRL49 LVDS_DDC_CLK_R49
LVDS_DDC_DATA_R49
LVDSA_CLK#49 LVDSA_CLK49
LVDSA_DATA0#49 LVDSA_DATA1#49 LVDSA_DATA2#49
LVDSA_DATA049 LVDSA_DATA149 LVDSA_DATA249
Layout Note:
LVDS signal trace length max 14000mil
Layout Note:
Place near PCH; trace spacing=30mil
TP1701TPAD14-OP-GP TP1701TPAD14-OP-GP
RN1707
RN1707
SRN2K2J-1-GP
SRN2K2J-1-GP
R1702
R1702
1KR2J-1-GP
1KR2J-1-GP
LVDS_DDC_CLK_R LVDS_DDC_DATA_R
L_CTRL_CLK L_CTRL_DATA
LVDS_IBG LVDS_VBG
1
3D3V_S0
4
1
2 3
CRT_DDCCLK CRT_DDCDATA
DAC_IREF_R
12
PCH1D
PCH1D
J47
L_BKLTEN
M45
L_VDD_EN
P45
L_BKLTCTL
T40
L_DDC_CLK
K47
L_DDC_DATA
T45
L_CTRL_CLK
P39
L_CTRL_DATA
AF37
LVD_IBG
AF36
LVD_VBG
AE48
LVD_VREFH
AE47
LVD_VREFL
AK39
LVDSA_CLK#
AK40
LVDSA_CLK
AN48
LVDSA_DATA#0
AM47
LVDSA_DATA#1
AK47
LVDSA_DATA#2
AJ48
LVDSA_DATA#3
AN47
LVDSA_DATA0
AM49
LVDSA_DATA1
AK49
LVDSA_DATA2
AJ47
LVDSA_DATA3
AF40
LVDSB_CLK#
AF39
LVDSB_CLK
AH45
LVDSB_DATA#0
AH47
LVDSB_DATA#1
AF49
LVDSB_DATA#2
AF45
LVDSB_DATA#3
AH43
LVDSB_DATA0
AH49
LVDSB_DATA1
AF47
LVDSB_DATA2
AF43
LVDSB_DATA3
N48
CRT_BLUE
P49
CRT_GREEN
T49
CRT_RED
T39
CRT_DDC_CLK
M40
CRT_DDC_DATA
M47
CRT_HSYNC
M49
CRT_VSYNC
T43
DAC_IREF
T42
CRT_IRTN
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
LVDS
LVDS
Digital Display Interface
Digital Display Interface
CRT
CRT
4 OF 10
4 OF 10
SDVO_TVCLKINN SDVO_TVCLKINP
SDVO_STALLN
SDVO_STALLP
SDVO_INTN
SDVO_INTP
SDVO_CTRLCLK
SDVO_CTRLDATA
DDPB_AUXN DDPB_AUXP
DDPB_HPD
DDPB_0N DDPB_0P DDPB_1N DDPB_1P DDPB_2N DDPB_2P DDPB_3N DDPB_3P
DDPC_CTRLCLK
DDPC_CTRLDATA
DDPC_AUXN DDPC_AUXP
DDPC_HPD
DDPC_0N DDPC_0P DDPC_1N DDPC_1P DDPC_2N DDPC_2P DDPC_3N DDPC_3P
DDPD_CTRLCLK
DDPD_CTRLDATA
DDPD_AUXN DDPD_AUXP
DDPD_HPD
DDPD_0N DDPD_0P DDPD_1N DDPD_1P DDPD_2N DDPD_2P DDPD_3N DDPD_3P
AP43 AP45
AM42 AM40
AP39 AP40
P38 M39
AT49 AT47 AT40
AV42 AV40 AV45 AV46 AU48 AU47 AV47 AV49
P46 P42
AP47 AP49 AT38
AY47 AY49 AY43 AY45 BA47 BA48 BB47 BB49
M43 M36
AT45 AT43 BH41
BB43 BB45 BF44 BE44 BF42 BE42 BJ42 BG42
SRN2K2J-1-GP
SRN2K2J-1-GP
RN1706
RN1706
3D3V_S0
4
1
2 3
Layout Note:
Close HDMI port
PCH_HDMI_CLK 51 PCH_HDMI_DATA 51
HDMI_PCH_DET 51 HDMI_DATA2_R# 51
HDMI_DATA2_R 51 HDMI_DATA1_R# 51 HDMI_DATA1_R 51 HDMI_DATA0_R# 51 HDMI_DATA0_R 51 HDMI_CLK_R# 51 HDMI_CLK_R 51
Layout Note:
HDMI trace length to DC CAP. max 10000mil
Notes: 1K 5%
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
PCH (LVDS/CRT/DDI)
PCH (LVDS/CRT/DDI)
PCH (LVDS/CRT/DDI)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
17 106
17 106
17 106
1
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
5 OF 10
PCH1E
PCH1E
BG26
TP1
BJ26
TP2
BH25
TP3
BJ16
TP4
PCI_PLTRST#
BG16 AH38 AH37 AK43 AK45
C18 N30
AH12
AM4 AM5
Y13 K24
AB46 AB45
B21
M20 AY16 BG46
BE28 BC30 BE32
BJ32 BC28 BE30
BF32 BG32 AV26 BB26 AU28 AY30 AU26 AY26 AV28
AW30
G38 C46
C44 E40
D47 E42
G42 G40 C42 D44
K10
H49 H43
K42 H40
L24
K40 K38 H38
F46
J48
H3
C6
TP5 TP6 TP7 TP8 TP9 TP10 TP11 TP12 TP13 TP14 TP15 TP16 TP17 TP18 TP19 TP20
TP21 TP22 TP23 TP24
USB3RN1 USB3RN2 USB3RN3 USB3RN4 USB3RP1 USB3RP2 USB3RP3 USB3RP4 USB3TN1 USB3TN2 USB3TN3 USB3TN4 USB3TP1 USB3TP2 USB3TP3 USB3TP4
PIRQA# PIRQB# PIRQC# PIRQD#
REQ1#/GPIO50 REQ2#/GPIO52 REQ3#/GPIO54
GNT1#/GPIO51 GNT2#/GPIO53 GNT3#/GPIO55
PIRQE#/GPIO2 PIRQF#/GPIO3 PIRQG#/GPIO4 PIRQH#/GPIO5
PME# PLTRST#
CLKOUT_PCI0 CLKOUT_PCI1 CLKOUT_PCI2 CLKOUT_PCI3 CLKOUT_PCI4
PANTHER-GP-NF
PANTHER-GP-NF
3D3V_S0
3
RSVD
RSVD
PCI
PCI
USB
USB
PCH_GPIO52 INT_PIRQB# SATA_ODD_DA#
D D
C C
3D3V_S0
RN1803
RN1803
SRN10KJ-6-GP
SRN10KJ-6-GP
8 7 6
TP1808TPAD14-OP-GP TP1808TPAD14-OP-GP
B B
TP1809TPAD14-OP-GP TP1809TPAD14-OP-GP
PCH_GPIO50
1
PCH_GPIO54
2
PCH_GPIO02
3 45
1 1
Boot Bios Strap
GNT1#/GPIO51
0 0
10
1
0
1 1
PCI_GNT3#
12
DY
DY
R1801
A A
R1801 4K7R2J-2-GP
4K7R2J-2-GP
A16 Swap Override jumper
PCI_GNT#3 Low = A16 swap override/Top-Block
Swap Override enabled High = Default
5
USB3.0/2.0 Mapping Table
USB 3.0 Port USB 2.0 port
BBS_BIT0 21
Port 0 Port 1 Port 2 Port 3
CLK_PCI_LPC71 CLK_PCI_FB20 CLK_PCI_KBC27
Port 1 Port 2 Port 3 Port 4
BBS_BIT1 BBS_BIT0
Boot BIOS LocationSATA1GP/GPIO19
LPC
Reserved
Reserved
SPI(Default)
EC1802
EC1802
Layout Note:
Trace Length : PCH ~~9000mil~~Cap~~1000mil~~CONN
USB3_RX1_N62 USB3_RX2_N63 USB3_RX3_N82 USB3_RX4_N82 USB3_RX1_P62 USB3_RX2_P63 USB3_RX3_P82
USB3_RX4_P82 USB3_TX1_N62 USB3_TX2_N63 USB3_TX3_N82 USB3_TX4_N82 USB3_TX1_P62 USB3_TX2_P63 USB3_TX3_P82 USB3_TX4_P82
TP1806TPAD14-OP-GP TP1806TPAD14-OP-GP
SATA_ODD_DA#56
BLUETOOTH_EN65
KB_LED_BL_DET69
TP1802TPAD14-OP-GP TP1802TPAD14-OP-GP
R1805 22R2J-2-GPR1805 22R2J-2-GP
1 2
R1806 22R2J-2-GPR1806 22R2J-2-GP
1 2
EC1804
EC1804
1 2
1 2
DY
DY
DY
DY
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
PLT_RST#5,27,31,65,66,71,83
4
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
R1816
R1816
100KR2J-1-GP
100KR2J-1-GP
DY
DY
12
X02_0611
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
12
C1801
C1801
DY
DY
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
X01_0417
R1823
R1823
1
1
USB3_RX1_N USB3_RX2_N USB3_RX3_N USB3_RX4_N USB3_RX1_P USB3_RX2_P USB3_RX3_P USB3_RX4_P USB3_TX1_N USB3_TX2_N USB3_TX3_N USB3_TX4_N USB3_TX1_P USB3_TX2_P USB3_TX3_P USB3_TX4_P
INT_PIRQA# INT_PIRQB# INT_PIRQC# INT_PIRQD#
PCH_GPIO50 PCH_GPIO52 PCH_GPIO54
BBS_BIT1 PCH_GPIO53 PCI_GNT3#
PCH_GPIO02
PCI_PME# PCI_PLTRST#
CLK_PCI_LPC CLK_PCI_FB_R CLK_PCI_KBC_R
5 OF 10
RSVD1 RSVD2 RSVD3 RSVD4
RSVD5 RSVD6
RSVD7 RSVD8
RSVD9 RSVD10 RSVD11 RSVD12 RSVD13 RSVD14 RSVD15 RSVD16 RSVD17 RSVD18 RSVD19 RSVD20 RSVD21 RSVD22
RSVD23 RSVD24
RSVD25 RSVD26
RSVD27 RSVD28
RSVD29
USBP0N USBP0P USBP1N USBP1P USBP2N USBP2P USBP3N USBP3P USBP4N USBP4P USBP5N USBP5P USBP6N USBP6P USBP7N USBP7P USBP8N USBP8P USBP9N USBP9P
USBP10N USBP10P USBP11N USBP11P USBP12N USBP12P USBP13N USBP13P
USBRBIAS#
USBRBIAS
OC0#/GPIO59 OC1#/GPIO40 OC2#/GPIO41 OC3#/GPIO42 OC4#/GPIO43
OC5#/GPIO9 OC6#/GPIO10 OC7#/GPIO14
RN1801
RN1801 SRN8K2J-2-GP-U
SRN8K2J-2-GP-U
1 2 3 4 5 6
AY7 AV7 AU3 BG4
AT10 BC8
AU2 AT4 AT3 AT1 AY3 AT5 AV3 AV1 BB1 BA3 BB5 BB3 BB7 BE8 BD4 BF6
AV5 AV10
AT8 AY5
BA2 AT12
BF3
USB2.0 Signal Group
C24 A24 C25 B25 C26 A26 K28 H28 E28 D28 C28 A28 C29 B29 N28 M28 L30 K30 G30 E30 C30 A30 L32 K32 G32 E32 C32 A32
USB_RBIAS
C33
B33
USB_OC#0_1
A14
USB_OC#2_3
K20
USB_OC#4_5
B17
USB_OC#6_7
C16
USB_OC#8_9
L16
USB_OC#10_11
A16
USB_OC#12_13
D14
PCH_GPIO14
C14
3D3V_S5
10
INT_PIRQD#
9 8
INT_PIRQC#INT_PIRQA#
7
BLUETOOTH_EN
3D3V_S0
2
USB_PN0 62 USB_PP0 62 USB_PN1 63 USB_PP1 63 USB_PN2 82 USB_PP2 82 USB_PN3 82 USB_PP3 82 USB_PN4 82 USB_PP4 82
USB_PN8 66 USB_PP8 66
USB_PN10 82 USB_PP10 82 USB_PN11 65 USB_PP11 65 USB_PN12 49 USB_PP12 49
1 2
R1811
R1811 22D6R2F-L1-GP
22D6R2F-L1-GP
USB_OC#0_1 62,63 USB_OC#2_3 82
USB Table
Pair
USB3.0 port1, With Power Share
0
USB3.0 port2, Debug Port
1
USB3.0 port3
2
USB3.0 port4
3
Touch Panel
4
NC
5
NC
6
NC
7
WWAN
8
NC
9
Card reader
10
WLAN
11
CAMERA
12
NC
13
Layout Note:
1. USBRBIAS/# use 50ohm single-ended impedance spacing to other signal=15mil
2. Length < 500mil
RN1802
RN1802
SRN8K2J-2-GP-U
USB_OC#2_3 PCH_GPIO14
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
SRN8K2J-2-GP-U
1 2 3 4 5 6
PCH (PCI/USB/NVRAM)
PCH (PCI/USB/NVRAM)
PCH (PCI/USB/NVRAM)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
Device
DB
10
USB_OC#12_13
9
USB_OC#8_9USB_OC#6_7
8
USB_OC#10_11USB_OC#0_1
7
USB_OC#4_5
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
18 106
18 106
18 106
1
3D3V_S5
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
3 OF 10
PCH1C
DMI_RXN[3:0]4
D D
Layout Note:
DMI_ZCOMP keep W=4 mils and routing length less than 500 mils. DMI_IRCOMP keep W=4 mils and routing length less than 500 mils.
C C
PM_DRAM_PWRGD37
B B
Sequence: S0_PWR_GOOD after PM_SLP_S3# delay 200 ms
3D3V_S0
XDP_DBRESET#5
SYS_PWROK36
S0_PWR_GOOD27,36
RUNPWROK45,46,47,93
RSMRST#_KBC27
PM_PWRBTN#27
AC_PRESENT27
DMI_RXP[3:0]4
DMI_TXN[3:0]4
DMI_TXP[3:0]4
VCCP_CPU
R1901 49D9R2F-GPR1901 49D9R2F-GP
1 2
R1902 750R2F-GPR1902 750R2F-GP
1 2
1 2
R1921
R1921
0R0402-PAD-2-GP
0R0402-PAD-2-GP
1 2
R1907 0R2J-2-GP
R1907 0R2J-2-GP
R1924
R1924
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
TP1907TPAD14-OP-GP TP1907TPAD14-OP-GP
R1905 10KR2J-3-GPR1905 10KR2J-3-GP
1 2
EC1902 SC33P50V2JN-3GP
EC1902 SC33P50V2JN-3GP
DY
DY
X02_0611X02_0611
PWROK
1 2
DY
DY
X02_0611
12
R1916
R1916
1
DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3
DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3
DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3
DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3
DMI_COMP_R RBIAS_CPY
SUSACK#
0R0402-PAD-2-GP
0R0402-PAD-2-GP
MEPWROK
PM_RSMRST#
SUS_PW R_ACK
PM_PWRBTN#
AC_PRESENT
BATLOW #
PM_RI#
PCH1C
BC24
DMI0RXN
BE20
DMI1RXN
BG18
DMI2RXN
BG20
DMI3RXN
BE24
DMI0RXP
BC20
DMI1RXP
BJ18
DMI2RXP
BJ20
DMI3RXP
AW24
DMI0TXN
AW20
DMI1TXN
BB18
DMI2TXN
AV18
DMI3TXN
AY24
DMI0TXP
AY20
DMI1TXP
AY18
DMI2TXP
AU18
DMI3TXP
BJ24
DMI_ZCOMP
BG25
DMI_IRCOMP
BH21
DMI2RBIAS
C12
SUSACK#
K3
SYS_RESET#
P12
SYS_PWROK
L22
PWROK
L10
APWROK
B13
DRAMPWROK
C21
RSMRST#
K16
SUSWARN#/SUSPWRDNACK/GPIO30
E20
PWRBTN#
H20
ACPRESENT/GPIO31
E10
BATLOW#/GPIO72
A10
RI#
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
DMI
DMI
SUS_STAT#/GPIO61
System Power Management
System Power Management
3 OF 10
FDI_RXN0 FDI_RXN1 FDI_RXN2 FDI_RXN3 FDI_RXN4 FDI_RXN5 FDI_RXN6 FDI_RXN7
FDI_RXP0 FDI_RXP1 FDI_RXP2 FDI_RXP3 FDI_RXP4 FDI_RXP5 FDI_RXP6
FDI
FDI
FDI_RXP7
FDI_INT FDI_FSYNC0 FDI_FSYNC1 FDI_LSYNC0 FDI_LSYNC1
DSWVRMEN
DPWROK
WAKE#
CLKRUN#/GPIO32
SUSCLK/GPIO62
SLP_S5#/GPIO63
SLP_S4#
SLP_S3#
SLP_A#
SLP_SUS#
PMSYNCH
SLP_LAN#/GPIO29
BJ14 AY14 BE14 BH13 BC12 BJ12 BG10 BG9
BG14 BB14 BF14 BG13 BE12 BG12 BJ10 BH9
AW16 AV12 BC10 AV14 BB10
A18
E22
B9
N3
G8
N14
D10
H4
F4
G10
G16
AP14
K14
FDI_TXN0 FDI_TXN1 FDI_TXN2 FDI_TXN3 FDI_TXN4 FDI_TXN5 FDI_TXN6 FDI_TXN7
FDI_TXP0 FDI_TXP1 FDI_TXP2 FDI_TXP3 FDI_TXP4 FDI_TXP5 FDI_TXP6 FDI_TXP7
FDI_INT FDI_FSYNC0 FDI_FSYNC1 FDI_LSYNC0 FDI_LSYNC1
DSWODVREN
PCH_DPW ROK
PCH_WAKE#
PM_CLKRUN#
PM_SUS_STAT#
SUS_CLK
PM_SLP_S5#
PM_SLP_S4#
PM_SLP_S3#
PM_SLP_A#
PM_SLP_SUS#
H_PM_SYNC
PM_SLP_LAN#
FDI_TXN[7:0] 4
FDI_TXP[7:0] 4
FDI_INT 4 FDI_FSYNC0 4 FDI_FSYNC1 4 FDI_LSYNC0 4 FDI_LSYNC1 4
R1911 10KR2J-3-GP
R1911 10KR2J-3-GP
1 2
DY
DY
R1927
R1927
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
X02_0611
R1910 10KR2J-3-GP
R1910 10KR2J-3-GP
1 2
DY
DY
X02_0611
R1929
R1929
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
TP1901 TPAD14-OP-GPTP1901 TPAD14-OP-GP
1
X02_0611
R1925
R1925
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
TP1902 TPAD14-OP-GPTP1902 TPAD14-OP-GP
1
TP1903 TPAD14-OP-GPTP1903 TPAD14-OP-GP
1
TP1904 TPAD14-OP-GPTP1904 TPAD14-OP-GP
1
TP1905 TPAD14-OP-GPTP1905 TPAD14-OP-GP
1
RTC_AUX_S5
PM_RSMRST#
PCH_WAKE#_EC 27
PM_CLKRUN#_EC 27
PCH_SUSCLK_KBC 27
PM_SLP_S4# 27,46
PM_SLP_S3# 27,36,37,47
H_PM_SYNC 5
DSWODVREN - On Die DSW VR Enable
HIGH Enabled (DEFAULT)
LOW Disabled
DSWODVREN
PM_CLKRUN#
PCH_SUSCLK_KBC
R1917 330KR2J-L1-GPR1917 330KR2J-L1-GP
1 2
R1919 8K2R2J-3-GPR1919 8K2R2J-3-GP
1 2
EC1901
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
EC1901
RTC_AUX_S5
3D3V_S0
DY
DY
1 2
3D3V_S5
RN1901
RN1901
1
8
2
7
3
6
45
SRN10KJ-6-GP
SRN10KJ-6-GP
R1909 100KR2J-1-GPR1909 100KR2J-1-GP
1 2
R1920 10KR2J-3-GP
A A
R1920 10KR2J-3-GP
R1908 10KR2J-3-GPR1908 10KR2J-3-GP
R1926 100KR2J-1-GP
R1926 100KR2J-1-GP R1904 100KR2J-1-GPR1904 100KR2J-1-GP
5
DY
DY
1 2
DY
DY
1 2
12
12
BATLOW # PM_RI# SUS_PW R_ACK PCH_WAKE#
AC_PRESENT
PM_SLP_LAN#
PM_RSMRST#
SYS_PWROK PWROK
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
4
3
2
Date: Sheet of
PCH (DM I/FDI/PM)
PCH (DM I/FDI/PM)
PCH (DM I/FDI/PM)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
19 106
19 106
19 106
1
A00
A00
A00
5
smd.db-x7.ru
SSID = PCH
3D3V_S5
D D
RN2001
RN2001
1 2 3 4 5
SRN10KJ-6-GP
SRN10KJ-6-GP
RN2002
RN2002
1 2 3 4 5
SRN10KJ-6-GP
SRN10KJ-6-GP
PCIE_RXN465 PCIE_RXP465 PCIE_TXN465 PCIE_TXP465
PCIE_CLK_REQ6#
8
CLK_PCIE_WLAN_REQ#
7
PCIE_CLK_REQ0#
6
PCIE_CLK_REQ4#
8 7 6
EC_SWI#
PCIE_CLK_LAN_REQ#
CLK_PCIE_REQ7#
CLK_PEG_B_REQ#
C2005 SCD1U16V2KX-3GPC2005 SCD1U16V2KX-3GP
1 2
C2006 SCD1U16V2KX-3GPC2006 SCD1U16V2KX-3GP
1 2
S5 power rail CLKREQ#: PCIECLKRQ[0]# PCIECLKRQ[7:3]#
PCIE_CLK_RQ3# PCIE_CLK_RQ0# PCIE_CLK_RQ4#
PCIE_CLK_RQ5# PCIE_CLK_RQ7#
PCIE_TXN4_C PCIE_TXP4_C
X02_0615
PCIE_RXN631 PCIE_RXP631 PCIE_TXN631 PCIE_TXP631
Layout Note:
C C
Layout trace < 14000mil
Layout Note:
CLKOUT termination place close to PCH <500mil
CLK_PCIE_WLAN#65
B B
Layout Note:
Layout trace < 14000mil
CLK_PCIE_WLAN65
CLK_PCIE_LAN#31 CLK_PCIE_LAN31
C2001 SCD1U16V2KX-3GPC2001 SCD1U16V2KX-3GP C2002 SCD1U16V2KX-3GPC2002 SCD1U16V2KX-3GP
CLK_PCIE_WLAN_REQ#65
PCIE_CLK_LAN_REQ#31
1 2 1 2
X02_0615
X02_0613
RN2012
RN2012
1 2 3
0R4P2R-PAD
0R4P2R-PAD
X02_0613
RN2014
RN2014
1 2 3
0R4P2R-PAD
0R4P2R-PAD
RN
RN
4
RN
RN
4
PCIE_TXN6_C PCIE_TXP6_C
PCIE_CLK_REQ0#
CLK_PCIE_REQ1#
PCIE_CLK_REQ2#
CLK_PCH_SRC3_N CLK_PCH_SRC3_P
PCIE_CLK_REQ4#
CLK_PCH_SRC5_N CLK_PCH_SRC5_P
CLK_PEG_B_REQ#
PCIE_CLK_REQ6#
A A
TP2007TPAD14-OP-GP TP2007TPAD14-OP-GP TP2008TPAD14-OP-GP TP2008TPAD14-OP-GP
5
CLK_PCIE_REQ7#
PCIE_CLK_XDP_N_R
1
PCIE_CLK_XDP_P_R
1
4
PCH1B
PCH1B
BG34
PERN1
BJ34
PERP1
AV32
PETN1
AU32
PETP1
BE34
PERN2
BF34
PERP2
BB32
PETN2
AY32
PETP2
BG36
PERN3
BJ36
PERP3
AV34
PETN3
AU34
PETP3
BF36
PERN4
BE36
PERP4
AY34
PETN4
BB34
PETP4
BG37
PERN5
BH37
PERP5
AY36
PETN5
BB36
PETP5
BJ38
PERN6
BG38
PERP6
AU36
PETN6
AV36
PETP6
BG40
PERN7
BJ40
PERP7
AY40
PETN7
BB40
PETP7
BE38
PERN8
BC38
PERP8
AW38
PETN8
AY38
PETP8
Y40
CLKOUT_PCIE0N
Y39
CLKOUT_PCIE0P
J2
PCIECLKRQ0#/GPIO73
AB49
CLKOUT_PCIE1N
AB47
CLKOUT_PCIE1P
M1
PCIECLKRQ1#/GPIO18
AA48
CLKOUT_PCIE2N
AA47
CLKOUT_PCIE2P
V10
PCIECLKRQ2#/GPIO20
Y37
CLKOUT_PCIE3N
Y36
CLKOUT_PCIE3P
A8
PCIECLKRQ3#/GPIO25
Y43
CLKOUT_PCIE4N
Y45
CLKOUT_PCIE4P
L12
PCIECLKRQ4#/GPIO26
V45
CLKOUT_PCIE5N
V46
CLKOUT_PCIE5P
L14
PCIECLKRQ5#/GPIO44
AB42
CLKOUT_PEG_B_N
AB40
CLKOUT_PEG_B_P
E6
PEG_B_CLKRQ#/GPIO56
V40
CLKOUT_PCIE6N
V42
CLKOUT_PCIE6P
T13
PCIECLKRQ6#/GPIO45
V38
CLKOUT_PCIE7N
V37
CLKOUT_PCIE7P
K12
PCIECLKRQ7#/GPIO46
AK14
CLKOUT_ITPXDP_N
AK13
CLKOUT_ITPXDP_P
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
4
3D3V_S0
NC
NC
NC
WLAN
NC
LAN
NC
NC
RN2018
RN2018
1 2 3
SRN10KJ-5-GP
SRN10KJ-5-GP
PCI-E*
PCI-E*
NC
NC
NC
WLAN CLK
NC
LAN CLK
NC
NC
NC
PCIE_CLK_REQ2#
4
CLK_PCIE_REQ1#
SMBALERT#/GPIO11
SML0ALERT#/GPIO60
SMBUSController
SMBUSController
SML1ALERT#/PCHHOT#/GPIO74
Link
Link
PEG_A_CLKRQ#/GPIO47
CLOCKS
CLOCKS
CLKIN_PCILOOPBACK
CLKOUTFLEX0/GPIO64 CLKOUTFLEX1/GPIO65 CLKOUTFLEX2/GPIO66 CLKOUTFLEX3/GPIO67
FLEX CLOCKS
FLEX CLOCKS
PCIE_CLK_RQ2# PCIE_CLK_RQ1#
2 OF 10
2 OF 10
SMBCLK
SMBDATA
SML0CLK
SML0DATA
SML1CLK/GPIO58
SML1DATA/GPIO75
CL_CLK1
CL_DATA1
CL_RST1#
CLKOUT_PEG_A_N CLKOUT_PEG_A_P
CLKOUT_DMI_N CLKOUT_DMI_P
CLKOUT_DP_N
CLKOUT_DP_P
CLKIN_DMI_N
CLKIN_DMI_P
CLKIN_GND1_N
CLKIN_GND1_P
CLKIN_DOT_96N CLKIN_DOT_96P
CLKIN_SATA_N CLKIN_SATA_P
REFCLK14IN
XTAL25_IN
XTAL25_OUT
XCLK_RCOMP
3
S0 power rail CLKREQ#: PCIECLKRQ[2:1]#
EC_SWI#
E12
SMB_CLK
H14
SMB_DATA
C9
DRAMRST_CNTRL_PCH
A12
SML0_CLK
C8
SML0_DATA
G12
PCH_GPIO74
C13
SML1_CLK
E14
SML1_DATA
M16
CL_CLK
M7
CL_DATA
T11
CL_RST#
P10
PEG_CLKREQ#_R
M10
CLKOUT_PEG_A_N
AB37
CLKOUT_PEG_A_P
AB38
CLKOUT_DMI_N
AV22
CLKOUT_DMI_P
AU22
AM12 AM13
CLK_BUF_EXP_N
BF18
CLK_BUF_EXP_P
BE18
CLK_BUF_CPYCLK_N
BJ30
CLK_BUF_CPYCLK_P
BG30
CLK_BUF_DOT96_N
G24
CLK_BUF_DOT96_P
E24
CLK_BUF_CKSSCD_N
AK7
CLK_BUF_CKSSCD_P
AK5
CLK_BUF_REF14
K45
CLK_PCI_FB
H45
XTAL25_IN
V47
XTAL25_OUT
V49
XCLK_RCOMP
Y47
JTAG_TCK
K43
PCH_GPIO65
F47
PCH_GPIO66
H47
BOARD_ID1
K49
3
TP2001 TPAD14-OP-GPTP2001 TPAD14-OP-GP
1
TP2002 TPAD14-OP-GPTP2002 TPAD14-OP-GP
1
TP2003 TPAD14-OP-GPTP2003 TPAD14-OP-GP
1
A00_0803
0R0402-PAD-2-GP
0R0402-PAD-2-GP
1 2 3
SRN10KJ-5-GP
SRN10KJ-5-GP
SRN10KJ-5-GP
SRN10KJ-5-GP
SRN10KJ-5-GP
SRN10KJ-5-GP
SRN10KJ-5-GP
SRN10KJ-5-GP
CLK_PCI_FB 18
R2007
R2007
1 2
90D9R2F-1-GP
90D9R2F-1-GP
EC_SWI# 27
DRAMRST_CNTRL_PCH 37
SML1_CLK 27,28,86 SML1_DATA 27,28,86
R2003
R2003
1 2
RN2016
RN2016
4
SG
SG
SRN0J-6-GP
SRN0J-6-GP
RN2019
RN2019
RN2008
RN2008
RN2020
RN2020
RN2021
RN2021
R2008
R2008
10KR2J-3-GP
10KR2J-3-GP
TP2009 TPAD14-OP-GPTP2009 TPAD14-OP-GP
1
TP2005 TPAD14-OP-GPTP2005 TPAD14-OP-GP
1
TP2006 TPAD14-OP-GPTP2006 TPAD14-OP-GP
1
2
3D3V_S5
UMA
UMA
PEG_CLKREQ#_R
DY
DY
Layout Note:
Can Place Far away PCH
SMB_DATA
SMB_CLK
Layout Note:
CLKOUT termination place close to PCH <500mil
PEG_CLKREQ# 83
CLK_PCIE_VGA# 83 CLK_PCIE_VGA 83
R20160R0402-PAD-2-GP R20160R0402-PAD-2-GP
12
R20170R0402-PAD-2-GP R20170R0402-PAD-2-GP
12
X02_0611
2 3 1
4
2 3 1
4
2 3 1
4
2 3 1
4
1 2
+VCCDIFFCLKN
2
12
R2004
R2004 10KR2J-3-GP
10KR2J-3-GP
12
R2005
R2005 10KR2J-3-GP
10KR2J-3-GP
3D3V_S0
CLK_EXP_N 5 CLK_EXP_P 5
1
10P 4R
PCIE_CLK_RQ6#
RN2007
RN2007
2 3 1
SRN2K2J-1-GP
SRN2K2J-1-GP
X02_0615
Q2001
Q2001
D
D
S
S
6
GG
GG
5
D
D
S
S
2N7002BKS-GP-U
2N7002BKS-GP-U
84.2N702.E3F
84.2N702.E3F
XTAL25_IN
R2006
R2006
1M1R2J-GP
1M1R2J-GP
XTAL25_OUT
BOARD_ID222
SMB_CLK SMB_DATA
SML0_DATA SML0_CLK SML1_CLK SML1_DATA
PCH_GPIO74 DRAMRST_CNTRL_PCH
4
1 2 34
2 3
1 2
XTAL-25MHZ-155-GP
XTAL-25MHZ-155-GP
82.30020.D41
82.30020.D41
2nd = 82.30020.G71
2nd = 82.30020.G71
3rd = 82.30020.G61
3rd = 82.30020.G61
10KR2J-3-GP
10KR2J-3-GP
BOARD_ID1 BOARD_ID2
4
1 2 3 4 5
R2011 10KR2J-3-GPR2011 10KR2J-3-GP
1 2
1 2
R2009 1KR2J-1-GPR2009 1KR2J-1-GP
CRB : 1K CEKLT: 10K
X2001
X2001
41
3D3V_S0
12
R2013
R2013
RN2003
RN2003
1
SRN2K2J-1-GP
SRN2K2J-1-GP
23
RN2004
RN2004
8
SRN2K2J-2-GP
SRN2K2J-2-GP
7 6
PCH_SMBDATA 14,15,65,66,69
PCH_SMBCLK 14,15,65,66,69
1 2
C2008
C2008
SC15P50V2JN-2-GP
SC15P50V2JN-2-GP
C2007
C2007
SC15P50V2JN-2-GP
SC15P50V2JN-2-GP
1 2
3D3V_S0
12
R2015
R2015 10KR2J-3-GP
10KR2J-3-GP
SG
SG
12
R2010
R2010
UMA
UMA
10KR2J-3-GP
10KR2J-3-GP
BIOS UMA/DIS Strap pin
BOARD_ID1
PX(AMD)
DIS
UMA
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3 Date: Sheet of
Date: Sheet of
Date: Sheet of
Optimus(NV)
PCH (PCI-E/SMBUS/CLOCK/CL)
PCH (PCI-E/SMBUS/CLOCK/CL)
PCH (PCI-E/SMBUS/CLOCK/CL)
BMW Z5 DIS
BMW Z5 DIS
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
BMW Z5 DIS
0 0
0
1
1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
BOARD_ID2
20 106
20 106
20 106
1
1
0
1
3D3V_S5
A00
A00
A00
5
smd.db-x7.ru
SSID = PCH
D D
C C
B B
RTCRST_ON27
HDA_CODEC_SDOUT29
HDA_CODEC_RST#29
HDA_CODEC_BITCLK29
3D3V_S0
R2106 1KR2J-1-GP
R2106 1KR2J-1-GP
1 2
No Reboot Strap
HDA_SPKR
+3VS_+1.5VS_HDA_IO
R2103 1KR2J-1-GPR2103 1KR2J-1-GP
1 2
PLL ODVR VOLTAGE
HDA_SYNC
HDA_CODEC_SYNC29
R2122
R2122
10KR2J-3-GP
10KR2J-3-GP
Layout Note:
DY
DY
Low = Default High = No Reboot
Low = 1.8V High = 1.5V
12
2N7002BK-GP
2N7002BK-GP
84.07002.I31
84.07002.I31
R2123
R2123 33R2J-2-GP
33R2J-2-GP
R2125
R2125 33R2J-2-GP
33R2J-2-GP
R2126
R2126 33R2J-2-GP
33R2J-2-GP
Place at the separated point
HDA_SPKR
*
HDA_SYNC
*
R2124
R2124
12
33R2J-2-GP
33R2J-2-GP
A A
HDA_SYNC: This strap is sampled on rising edge of RSMRST# and is used to sample 1.5V VccVRM supply mode. 1K external pull-up resistor is required on this signal on the board. Signal may have leakage paths via powered off devices (Audio Codec) and hence contend with the external pull-up. A blocking FET is recommended in such a case to isolate HDA_SYNC from the Audio Codec device until after the Strap sampling is complete.
5
RTC_AUX_S5
RN2102
RN2102
1 2 3
SRN20KJ-1-GP
SRN20KJ-1-GP
X02_0615
G
Q2102
Q2102
DS
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
Layout Note:
HDA_SDOUT
12
HDA_RST#
12
HDA_BITCLK
12
Flash Descriptor Security Overide/ Intel ME Debug Mode
HDA_SDOUT
RUN_ENABLE36,37
Place close together. For RNxxxx later.
Low = Default High = Enable
R2117
R2117 1M1R2J-GP
1M1R2J-GP
1 2
4
Layout Note:
Place it at the open door location.
4
C2104
C2104
12
C2103
C2103
Layout Note:
HDA_SDO and HDA_BCLK must be length matched to within 500 mils
ME_UNLOCK27
*
Q2101
Q2101
2N7002BK-GP
2N7002BK-GP
84.07002.I31
84.07002.I31
4
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
3D3V_S5
G
21
12
G2101
G2101 GAP-OPEN
GAP-OPEN
RTC_AUX_S5
R2111 51R2J-2-GP
R2111 51R2J-2-GP
1 2
R2118 210R2F-L-GP
R2118 210R2F-L-GP
1 2
R2119 210R2F-L-GP
R2119 210R2F-L-GP
1 2
R2120 210R2F-L-GP
R2120 210R2F-L-GP
1 2
SPI_CLK_R27,60 SPI_CS0#_R27,60
SPI_SI_R27,60
SPI_SO_R27,60
X02_0615
HDA_SYNCHDA_CODEC_SYNC_R
DS
HDA_CODEC_BITCLK HDA_CODEC_SDOUT
EC2102
EC2102
DY
DY
1 2
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
Integrated SUS 1V VRM Enable
INTVRMEN
HDA_SPKR29
HDA_SDIN029
R2107
R2107
1KR2J-1-GP
1KR2J-1-GP
1 2
DY
DY
DY
DY DY
DY DY
DY
Low = External VRs High = Internal VRs
R2104
R2104
12
1M1R2J-GP
1M1R2J-GP
1 2
R2105
R2105 330KR2F-L-GP
330KR2F-L-GP
HDA_SDOUT
TP2105TPAD14-OP-GP TP2105TPAD14-OP-GP
TP2106TPAD14-OP-GP TP2106TPAD14-OP-GP
1 2
R2108 33R2J-2-GPR2108 33R2J-2-GP
1 2
R2109 33R2J-2-GPR2109 33R2J-2-GP
1 2
R2110 33R2J-2-GPR2110 33R2J-2-GP
1 2
R2115 33R2J-2-GPR2115 33R2J-2-GP
EC2103
EC2103
DY
DY
1 2
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
3
*
RTC_X1 RTC_X2 RTC_RST# SRTC_RST# SM_INTRUDER# PCH_INTVRMEN
HDA_BITCLK HDA_SYNC
HDA_RST#
PCH_GPIO33
1
PCH_GPIO13
1
PCH_JTAG_TCK_BUF PCH_JTAG_TMS PCH_JTAG_TDI PCH_JTAG_TDO
PCH_SPI_CLK PCH_SPI_CS0#
PCH_SPI_SI PCH_SPI_SO
3
PCH1A
PCH1A
A20
RTCX1
C20
RTCX2
D20
RTCRST#
G22
SRTCRST#
K22
INTRUDER#
C17
INTVRMEN
N34
HDA_BCLK
L34
HDA_SYNC
T10
SPKR
K34
HDA_RST#
E34
HDA_SDIN0
G34
HDA_SDIN1
C34
HDA_SDIN2
A34
HDA_SDIN3
A36
HDA_SDO
C36
HDA_DOCK_EN#/GPIO33
N32
HDA_DOCK_RST#/GPIO13
J3
JTAG_TCK
H7
JTAG_TMS
K5
JTAG_TDI
H1
JTAG_TDO
T3
SPI_CLK
Y14
SPI_CS0#
T1
SPI_CS1#
V4
SPI_MOSI
U3
SPI_MISO
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
2
Layout Note:
Place near PCH
1
A00_0803
RN2101
RN2101
RN
LPC_LAD2_PCH LPC_LAD3_PCH LPC_LAD1_PCH LPC_LAD0_PCH
1 OF 10
1 OF 10
LPC_LAD0_PCH
LDRQ0#
SERIRQ
SATA0RXN SATA0RXP SATA0TXN
SATA0TXP
SATA1RXN SATA1RXP SATA1TXN
SATA1TXP
SATA2RXN SATA2RXP SATA2TXN
SATA2TXP
SATA3RXN SATA3RXP SATA3TXN
SATA3TXP
SATA4RXN SATA4RXP SATA4TXN
SATA4TXP
SATA5RXN SATA5RXP SATA5TXN
SATA5TXP
SATALED#
41
C38
LPC_LAD1_PCH
A38
LPC_LAD2_PCH
B37
LPC_LAD3_PCH
C37
LPC_LFRAME#_PCH
D36 E36
K36 V5
AM3 AM1 AP7 AP5
AM10 AM8 AP11 AP10
AD7 AD5 AH5 AH4
AB8 AB10 AF3 AF1
Y7 Y5 AD3 AD1
Y3 Y1 AB3 AB1
Y11 Y10
AB12 AB13
AH1
SATA_LED#
P3
PCH_GPIO21
V14
BBS_BIT0
P1
RTC_X1 RTC_X2
12
C2102
C2102 SC15P50V2JN-2-GP
SC15P50V2JN-2-GP
2
Layout Note:
HDD < 6000mil, mSATA < 6000mil, ODD < 12500mil
SATA_COMP
SATA3_COMP
RBIAS_SATA3
INT_SERIRQ PCH_GPIO21
FWH0/LAD0 FWH1/LAD1 FWH2/LAD2 FWH3/LAD3
LPC
LPC
FWH4/LFRAME#
LDRQ1#/GPIO23
RTCIHDA
RTCIHDA
SATA 6G
SATA 6G
SATA
SATA
SATAICOMPO
JTAG
JTAG
SPI
SPI
12
C2101
C2101
SC15P50V2JN-2-GP
SC15P50V2JN-2-GP
SATAICOMPI
SATA3RCOMPO
SATA3COMPI
SATA3RBIAS
SATA0GP/GPIO21 SATA1GP/GPIO19
1 2
R2101 10MR2J-L-GPR2101 10MR2J-L-GP
X2101
X2101
2 3
X-32D768KHZ-65-GP
X-32D768KHZ-65-GP
82.30001.A41
82.30001.A41
2nd = 82.30001.841
2nd = 82.30001.841
RN
1 2 3 4 5
0R8P4R-PAD-1-GP
0R8P4R-PAD-1-GP
X02_0611
R2136
R2136
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
KB_DET# 69 INT_SERIRQ 27
SATA_RXN0 56 SATA_RXP0 56 SATA_TXN0 56 SATA_TXP0 56
SATA_RXN1 66 SATA_RXP1 66 SATA_TXN1 66 SATA_TXP1 66
SATA_RXN4 56 SATA_RXP4 56 SATA_TXN4 56 SATA_TXP4 56
R2112 37D4R2F-GPR2112 37D4R2F-GP
R2113 49D9R2F-GPR2113 49D9R2F-GP
R2114 750R2F-GPR2114 750R2F-GP
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3 Date: Sheet of
Date: Sheet of
Date: Sheet of
LPC_AD2
8
LPC_AD3
7
LPC_AD1
6
LPC_AD0
LPC_AD[3..0]
LPC_AD0 LPC_AD1 LPC_AD2 LPC_AD3
LPC_FRAME# 27,71
HDD1
mSATA
ODD
VCCP_CPU
1 2
1 2
1 2
SATA_LED# 68
BBS_BIT0 18
RN2103
RN2103
1
4
2 3
SRN10KJ-5-GP
SRN10KJ-5-GP
PCH (SPI/RTC/LPC/SATA/IHDA)
PCH (SPI/RTC/LPC/SATA/IHDA)
PCH (SPI/RTC/LPC/SATA/IHDA)
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
VCCP_CPU
Layout Note:
Place close PCH(<500mil)
3D3V_S0
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1
21 106
21 106
21 106
LPC_AD[3..0] 27,71
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
6 OF 10
PCH1F
PCH1F
PCH_GPIO00
EC_SMI#27
3D3V_S0
D D
3D3V_S0
3D3V_S0
3D3V_S0
C C
3D3V_S5
B B
3D3V_S0
RN2203
RN2203 SRN10KJ-5-GP
SRN10KJ-5-GP
1 2 3
RN2205
RN2205 SRN10KJ-5-GP
SRN10KJ-5-GP
1 2 3
RN2206
RN2206
SRN10KJ-6-GP
SRN10KJ-6-GP
1 2 3 4 5
RN2201
RN2201 SRN10KJ-6-GP
SRN10KJ-6-GP
1 2 3 4 5
RN2204
RN2204 SRN10KJ-5-GP
SRN10KJ-5-GP
1 2 3
DY
DY
R2221 10KR2J-3-GP
R2221 10KR2J-3-GP
DY
DY
R2224 10KR2J-3-GP
R2224 10KR2J-3-GP
DY
DY
R2201 1KR2J-1-GP
R2201 1KR2J-1-GP
RN2202
RN2202 SRN10KJ-5-GP
SRN10KJ-5-GP
1 2 3
R2225
R2225 R2226
R2226 R2227
R2227 R2228
R2228
DY
DY
R2212 1KR2J-1-GP
R2212 1KR2J-1-GP
DY
DY DY
DY
4
4
8 7 6
8 7 6
4
12
12 12
4
12
H_A20GATE_PCH H_RCIN#
SATA_ODD_PRSNT# PCH_GPIO00
EC_SMI# EC_SCI# PCH_GPIO06 DGPU_PW ROK
RTC_DET# PCH_GPIO57
COLOR_ENGINE
PCH_GPIO08 PCH_GPIO15
12
10KR2J-3-GP
10KR2J-3-GP
DGPU_HOLD_RST#
12
10KR2J-3-GP
10KR2J-3-GP
12
10KR2J-3-GP
10KR2J-3-GP
DGPU_HOLD_RST#
12
10KR2J-3-GP
10KR2J-3-GP
PLL_ODVR_EN
PCH_GPIO49 MSATA_DET# PCH_GPIO38 DBC_EN
PCH_GPIO36 PCH_GPIO37
DGPU_PW R_EN#
DGPU_PW R_EN#
EC_SCI#27
RTC_DET#60
SATA_ODD_PRSNT#56
DGPU_PW ROK27,92,93
DBC_EN49
COLOR_ENGINE49
TP2203TPAD14-OP-GP TP2203TPAD14-OP-GP
MSATA_DET#66
TP2206TPAD14-OP-GP TP2206TPAD14-OP-GP
DGPU_HOLD_RST#83 DGPU_PW R_EN#93
TP2220TPAD14-OP-GP TP2220TPAD14-OP-GP TP2216TPAD14-OP-GP TP2216TPAD14-OP-GP
EC_SMI# PCH_GPIO06 EC_SCI# PCH_GPIO08 RTC_DET# PCH_GPIO15
SATA_ODD_PRSNT#
DGPU_PW ROK DBC_EN COLOR_ENGINE
PCH_GPIO27
1
PLL_ODVR_EN MSATA_DET# PCH_GPIO35
1
PCH_GPIO36 PCH_GPIO37 PCH_GPIO38 DGPU_HOLD_RST# DGPU_PW R_EN# PCH_GPIO49 PCH_GPIO57
1 1
T7
BMBUSY#/GPIO0
A42
TACH1/GPIO1
H36
TACH2/GPIO6
E38
TACH3/GPIO7
C10
GPIO8
C4
LAN_PHY_PWR_CTRL/GPIO12
G2
GPIO15
U2
SATA4GP/GPIO16
D40
TACH0/GPIO17
T5
SCLOCK/GPIO22
E8
GPIO24
E16
GPIO27
P8
GPIO28
K1
STP_PCI#/GPIO34
K4
GPIO35
V8
SATA2GP/GPIO36
M5
SATA3GP/GPIO37
N2
SLOAD/GPIO38
M3
SDATAOUT0/GPIO39
V13
SDATAOUT1/GPIO48
V3
SATA5GP/GPIO49/TEMP_ALERT#
D6
GPIO57
A4
VSS_NCTF_1#A4
A44
VSS_NCTF_2#A44
A45
VSS_NCTF_3#A45
A46
VSS_NCTF_4#A46
A5
VSS_NCTF_5#A5
A6
VSS_NCTF_6#A6
B3
VSS_NCTF_7#B3
B47
VSS_NCTF_8#B47
BD1
VSS_NCTF_9#BD1
BD49
VSS_NCTF_10#BD49
BE1
VSS_NCTF_11#BE1
BE49
VSS_NCTF_12#BE49
BF1
VSS_NCTF_13#BF1
BF49
VSS_NCTF_14#BF49
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
GPIO
GPIO
NCTF
NCTF
NCTF TEST PIN:
A4,A44,A45,A46,A5,A6,B3,B47,
BD1,BD49,BE1,BE49,BF1,BF49,
BG2,BG48,BH3,BH47,BJ4,BJ44,
BJ45,BJ46,BJ5,BJ6,C2,C48,D1,
NCTF TEST PIN:
A4,A44,A45,A46,A5,A6,B3,B47,
BD1,BD49,BE1,BE49,BF1,BF49,
BG2,BG48,BH3,BH47,BJ4,BJ44,
BJ45,BJ46,BJ5,BJ6,C2,C48,D1,
6 OF 10
TACH4/GPIO68 TACH5/GPIO69 TACH6/GPIO70 TACH7/GPIO71
A20GATE
RCIN#
PROCPWRGD
THRMTRIP#
INIT3_3V#
DF_TVS
CPU/MISC
CPU/MISC
TS_VSS1 TS_VSS2 TS_VSS3 TS_VSS4
VSS_NCTF_15#BG2
VSS_NCTF_16#BG48
VSS_NCTF_17#BH3
VSS_NCTF_18#BH47
VSS_NCTF_19#BJ4 VSS_NCTF_20#BJ44 VSS_NCTF_21#BJ45 VSS_NCTF_22#BJ46
VSS_NCTF_23#BJ5
VSS_NCTF_24#BJ6
VSS_NCTF_25#C2
VSS_NCTF_26#C48
VSS_NCTF_27#D1
VSS_NCTF_28#D49
VSS_NCTF_29#E1
VSS_NCTF_30#E49
D49,E1,E49,F1,F49
D49,E1,E49,F1,F49
VSS_NCTF_31#F1
VSS_NCTF_32#F49
PECI
NC_1
C40 B41 C41 A40
P4 AU16 P5 AY11 AY10 T14 AY1
AH8 AK11 AH10 AK10
P37
BG2 BG48 BH3 BH47 BJ4 BJ44 BJ45 BJ46 BJ5 BJ6 C2 C48 D1 D49 E1 E49 F1 F49
SATA_ODD_PWRGT BOARD_ID2 PCH_GPIO70 PCH_GPIO71
H_A20GATE_PCH H_PECI_R H_RCIN# H_CPUPW RGD PCH_THERMTRIP_R INIT3_3V# DF_TVS
PCH_NCTF_BG2 PCH_NCTF_BG48 PCH_NCTF_BH3 PCH_NCTF_BH47
PCH_NCTF_C2PCH_NCTF_B3 PCH_NCTF_C48PCH_NCTF_B47
1 1
1
SATA_ODD_PWRGT 56 BOARD_ID2 20
TP2204 TPAD14-OP-GPTP2204 TPAD14-OP-GP TP2205 TPAD14-OP-GPTP2205 TPAD14-OP-GP
X02_0611
R2205
R2205
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
R2203 0R2J-2-GP
R2203 0R2J-2-GP
1 2
DY
DY
H_RCIN# 27 H_CPUPW RGD 5
R2204 390R2J-1-GPR2204 390R2J-1-GP
1 2
TP2201 TPAD14-OP-GPTP2201 TPAD14-OP-GP
Layout Note:
Check these fuor balls are connected firstly, then to GND
TP2217 TPAD14-OP-GPTP2217 TPAD14-OP-GP
1
TP2214 TPAD14-OP-GPTP2214 TPAD14-OP-GP
1
TP2218 TPAD14-OP-GPTP2218 TPAD14-OP-GP
1
TP2213 TPAD14-OP-GPTP2213 TPAD14-OP-GP
1
TP2219 TPAD14-OP-GPTP2219 TPAD14-OP-GP
1
TP2215 TPAD14-OP-GPTP2215 TPAD14-OP-GP
1
H_A20GATE 27
H_PECI 5,27
R2202 2K2R2J-2-GPR2202 2K2R2J-2-GP
1 2
R2209
DF_TVS
R2209
1 2
1KR2J-1-GP
1KR2J-1-GP
VCCP_CPU
1D8V_S0
12
H_THERMTRIP# 5
R2207
R2207 2K2R2J-2-GP
2K2R2J-2-GP
H_SNB_IVB# 5
A A
PLL ON DIE VR ENABLE
GPIO28 (PLL_ODVR_EN)
Weakly internal pull up 20k. High - Enable LOW - Disable
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
PCH (GPIO/CPU)
PCH (GPIO/CPU)
PCH (GPIO/CPU)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
22 106
22 106
22 106
1
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
7 OF 10
POWER
PCH1G
VCCP_CPU
D D
1.7A
12
12
C2301
C2301
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
12
C2302
C2302
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C2303
C2303
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
12
VCCP_CPU
C2304
C2304
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
1
C2308
C2308
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
VCCP_CPU
1D05VS_VCC_DMI
VCCAPLLEXP
12
VCCVRM
VCCFDIPLL
1
C2309
C2309
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
TP2303TPAD14-OP-GP TP2303TPAD14-OP-GP
C C
VCCP_CPU
B B
3D3V_S0
12
3.711A
C2305
C2305
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
0.228A
X02_0615
12
12
C2306
C2306
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
12
C2310
C2310
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
C2307
C2307
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
12
TP2302TPAD14-OP-GP TP2302TPAD14-OP-GP
PCH1G
AA23
VCCCORE1
AC23
VCCCORE2
AD21
VCCCORE3
AD23
VCCCORE4
AF21
VCCCORE5
AF23
VCCCORE6
AG21
VCCCORE7
AG23
VCCCORE8
AG24
VCCCORE9
AG26
VCCCORE10
AG27
VCCCORE11
AG29
VCCCORE12
AJ23
VCCCORE13
AJ26
VCCCORE14
AJ27
VCCCORE15
AJ29
VCCCORE16
AJ31
VCCCORE17
AN19
VCCIO28
BJ22
VCCAPLLEXP
AN16
VCCIO15
AN17
VCCIO16
AN21
VCCIO17
AN26
VCCIO18
AN27
VCCIO19
AP21
VCCIO20
AP23
VCCIO21
AP24
VCCIO22
AP26
VCCIO23
AT24
VCCIO24
AN33
VCCIO25
AN34
VCCIO26
BH29
VCC3_3_3
AP16
VCCVRM2
BG6
VCCAFDIPLL
AP17
VCCIO27
AU20
VCCDMI2
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
POWER
VCC CORE
VCC CORE
VCCIO
VCCIO
FDI
FDI
CRTLVDS
CRTLVDS
DMI
DMI
DFT / SPI HVCMOS
DFT / SPI HVCMOS
7 OF 10
VCCADAC
VSSADAC
VCCALVDS
VSSALVDS
VCCTX_LVDS1 VCCTX_LVDS2 VCCTX_LVDS3 VCCTX_LVDS4
VCC3_3_6
VCC3_3_7
VCCVRM3
VCCDMI1
VCCCLKDMI
VCCDFTERM1
VCCDFTERM2
VCCDFTERM3
VCCDFTERM4
VCCSPI
NO CRT , these CAPs might be remove.
U48
U47
AK36 AK37
AM37 AM38 AP36 AP37
V33
V34
X02_0615
C2313
C2313
+3VS_VCCA_LVDS
+1.8VS_VCCTX_LVDS
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
12
12
X02_0615
12
C2319
C2319 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0704
C2314
C2314
C2316
SCD01U50V2KX-1GP
C2316
SCD01U50V2KX-1GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
12
C2317
C2317
X02_0615
DY
DY
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
X02_0615
VCCVRM
AT16
AT20
AB36
AG16
AG17
AJ16
AJ17
V1
1D05VS_VCC_DMI
12
C2320
C2320 SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
+1.05VS_VCC_DMI_CCI
12
C2321
C2321 SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
12
C2322
C2322 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
C2323
C2323 SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
X02_0615
0.001A
12
C2315
C2315
0.001A
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
0.04A
12
C2318
C2318
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
X02_0611
R2304
R2304
1 2
0R0603-PAD-2-GP
0R0603-PAD-2-GP
R2301
R2301
1 2
0R0603-PAD-2-GP
0R0603-PAD-2-GP
X02_0611
0.167A
0.047A
0.07A
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
0.002A
0.01A
R2307
R2307
R2306
R2306
R2308
R2308
3D3V_S0
3D3V_S0
1D8V_S0
3D3V_S0
1D5V_S0
VCCP_CPU
VCCP_CPU
1D8V_S0
3D3V_S5
Voltage Rail
V_PROC_IO V5REF V5REF_Sus Vcc3_3 VccADAC VccADPLLA VccADPLLB VccCore VccDMI VccIO VccASW VccSPI VccDSW3_3 VccDFTERM VccRTC VccSus3_3 VccSusHDA VccVRM VccClkDMI VccSSC VccDIFFCLKN VccALVDS VccTX_LVDS
Refer to chipset EDS V.0.7
Voltage(V)
1.05 5 5
3.3
3.3
1.05
1.05
1.05
1.1
1.05
1.05
3.3
3.3
1.8
3.3
3.3
3.3
1.5
1.05
1.05
1.05
3.3
1.8
Iccmax(A)
0.001
0.001
0.001
0.228
0.063
0.08
0.08
1.7
0.047
3.711
0.903
0.01
0.001
0.002 6uA
0.095
0.01
0.167
0.07
0.095
0.055
0.001
0.04
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
PCH (POWER1)
PCH (POWER1)
PCH (POWER1)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
23 106
23 106
23 106
1
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
TP2401
3D3V_S5
DG: none
3D3V_S0
D D
C C
VCCP_CPU
B B
CRB: 10uH
0.228A
L2401
L2401
1 2
IND-10UH-238-GP
IND-10UH-238-GP
68.1001E.10N
68.1001E.10N
2nd = 68.10050.10Y
2nd = 68.10050.10Y
1 2
IND-10UH-238-GP
IND-10UH-238-GP
68.1001E.10N
68.1001E.10N
2nd = 68.10050.10Y
2nd = 68.10050.10Y
1 2
IND-10UH-238-GP
IND-10UH-238-GP
68.1001E.10N
68.1001E.10N
2nd = 68.10050.10Y
2nd = 68.10050.10Y
L2402
L2402
L2403
L2403
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
+V3.3S_VCC_CLKF33
12
DY
DY
C2401
C2401
0.08A
+1.05VS_VCCA_A_DPL
12
DY
DY
C2408
C2408
0.08A
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
+1.05VS_VCCA_B_DPL
12
DY
DY
C2409
C2409
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
VCCP_CPU
12
12
X02_0611
VCCP_CPU
A A
VCCP_CPU
R2403
R2403
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
R2404
R2404
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
+VCCDIFFCLK
12
C2412
C2412
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
0.095A
+V1.05S_SSCVCC
12
C2413
C2413
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
5
0.001A
12
C2402
C2402 SC1U10V2KX-1GP
SC1U10V2KX-1GP
VCCP_CPU
0.903A
DY
DY
C2407
C2407 SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C2410
C2410 SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
0.055A
X02_0615
VCCP_CPU
RTC_AUX_S5
X02_0615
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
VCCP_CPU
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C2403
C2403
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0611
R2412
R2412
1 2
0R0603-PAD-2-GP
0R0603-PAD-2-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
X02_0615
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
C2416
C2416
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
12
C2404
C2404
X02_0615
C2414
C2414
0.001A
6uA
TPAD14-OP-GP
TPAD14-OP-GP
12
TPAD14-OP-GP
TPAD14-OP-GP
TPAD14-OP-GP
TPAD14-OP-GP
12
12
C2411
C2411
+VCCDIFFCLKN
12
12
C2415
C2415
C2417
C2417
C2436
C2436
TP2401
TP2405
TP2405
TP2403
TP2403
TP2402TPAD14-OP-GP TP2402TPAD14-OP-GP
C2406
SC1U6D3V2KX-GP
C2406
SC1U6D3V2KX-GP
TP2406
TP2406
TPAD14-OP-GP
TPAD14-OP-GP
12
12
4
VCCACLK
1
3D3V_S5
DCPSUSBYP
1
+V3.3S_VCC_CLKF33
+VCCAPLL_CPY_PCH
1
+VCCSUS1
1
C2405
SC1U6D3V2KX-GP
C2405
SC1U6D3V2KX-GP
12
+VCCRTCEXT
VCCVRM
+1.05VS_VCCA_A_DPL +1.05VS_VCCA_B_DPL
+VCCDIFFCLK
+V1.05S_SSCVCC
+VCCSST
DCPSUS
1
X02_0615
12
C2418
C2418
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
C2421
C2421
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
C2419
C2419
12
0.167A
C2420
C2420
12
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
C2422
C2422
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
PCH1J
PCH1J
AD49
VCCACLK
T16
VCCDSW3_3
V12
DCPSUSBYP
T38
VCC3_3_5
BH23
VCCAPLLDMI2
AL29
VCCIO14
AL24
DCPSUS3
AA19
VCCASW1
AA21
VCCASW2
AA24
VCCASW3
AA26
VCCASW4
AA27
VCCASW5
AA29
VCCASW6
AA31
VCCASW7
AC26
VCCASW8
AC27
VCCASW9
AC29
VCCASW10
AC31
VCCASW11
AD29
VCCASW12
AD31
VCCASW13
W21
VCCASW14
W23
VCCASW15
W24
VCCASW16
W26
VCCASW17
W29
VCCASW18
W31
VCCASW19
W33
VCCASW20
N16
DCPRTC
Y49
VCCVRM4
BD47
VCCADPLLA
BF47
VCCADPLLB
AF17
VCCIO7
AF33
VCCDIFFCLKN1
AF34
VCCDIFFCLKN2
AG34
VCCDIFFCLKN3
AG33
VCCSSC
V16
DCPSST
T17
DCPSUS1
V19
DCPSUS2
BJ8
V_PROC_IO
A22
VCCRTC
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
POWER
POWER
Clock and Miscellaneous
Clock and Miscellaneous
CPURTC
CPURTC
3
PCI/GPIO/LPCMISC
PCI/GPIO/LPCMISC
SATA USB
SATA USB
HDA
HDA
10 OF 10
10 OF 10
N26
VCCIO29
P26
VCCIO30
P28
VCCIO31
T27
VCCIO32
T29
VCCIO33
VCCSUS3_3_7 VCCSUS3_3_8 VCCSUS3_3_9
VCCSUS3_3_10
VCCSUS3_3_6
V5REF_SUS
VCCSUS3_3_1
VCCSUS3_3_2 VCCSUS3_3_3 VCCSUS3_3_4 VCCSUS3_3_5
VCCAPLLSATA
VCCASW22
VCCASW23
VCCASW21
VCCSUSHDA
T23 T24 V23 V24 P24
T26
VCCIO34
M26
AN23
DCPSUS4
AN24
P34
V5REF
N20 N22 P20 P22
AA16
VCC3_3_1
W16
VCC3_3_8
T34
VCC3_3_4
AJ2
VCC3_3_2
AF13
VCCIO5
AH13
VCCIO12
AH14
VCCIO13
AF14
VCCIO6
AK1
AF11
VCCVRM1
AC16
VCCIO2
AC17
VCCIO3
AD17
VCCIO4
VCCP_CPU
T21
V21
T19
P32
C2433
C2433
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
VCCSUSHDA need to be at either 3.3V or 1.5V. All the CODEC I/O Voltages need to be at the same level either 3.3 V or 1.5 V.
12
C2438
C2438 SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
12
C2424
C2424 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
VCCP_CPU
+5VA_PCH_VCC5REFSUS
+VCCA_USBSUS
3D3V_S5
+5VS_PCH_VCC5REF
C2428
C2428
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
3D3V_S0
12
C2431
C2431 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
C2432
C2432
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
+V1.05S_VCCAPLL_SATA3
VCCVRM
C2435
C2435
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
+3VS_+1.5VS_HDA_IO
0.01A
12
12
C2425
C2425 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
12
C2437
C2437
DY
DY
SC1U10V2KX-1GP
SC1U10V2KX-1GP
12
12
C2429
C2429 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
DY
DY
1
12
R2402
R2402
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
X02_0611
2
0.095A
(0.1uFx1)
X02_0615
TP2404
TP2404 TPAD14-OP-GP
TPAD14-OP-GP
VCCP_CPU
3D3V_S5
3D3V_S5
3D3V_S5
83.R0304.A8F
83.R0304.A8F
2nd = 83.R3004.A8F
2nd = 83.R3004.A8F
21
D2401
D2401 CH751H-40PT-GP
CH751H-40PT-GP
R2408
R2408
1 2
10R2J-2-GP
10R2J-2-GP
12
C2426
C2426 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
0.001A
3D3V_S0
21
D2402
D2402 CH751H-40PT-GP
83.R0304.A8F
83.R0304.A8F
2nd = 83.R3004.A8F
2nd = 83.R3004.A8F
0.001A
3D3V_S5
3D3V_S0
12
C2430
C2430 SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
3D3V_S0
VCCP_CPU
VCCP_CPU
3D3V_S5
<Core Design>
<Core Design>
<Core Design>
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
CH751H-40PT-GP
R2407
R2407
1 2
10R2J-2-GP
10R2J-2-GP
12
C2427
C2427 SC1U10V2KX-1GP
SC1U10V2KX-1GP
Voltage Rail
Voltage(V)
V_PROC_IO V5REF V5REF_Sus Vcc3_3 VccADAC VccADPLLA VccADPLLB VccCore VccDMI VccIO VccASW VccSPI VccDSW3_3 VccDFTERM VccRTC VccSus3_3 VccSusHDA VccVRM VccClkDMI VccSSC VccDIFFCLKN VccALVDS VccTX_LVDS
Refer to chipset EDS V.0.7
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
PCH (POWER2)
PCH (POWER2)
PCH (POWER2)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1
5V_S5
5V_S0
Iccmax(A)
1.05 5 5
3.3
3.3
1.05
1.05
1.05
1.1
1.05
1.05
3.3
3.3
1.8
3.3
3.3
3.3
1.5
1.05
1.05
1.05
3.3
1.8
0.001
0.001
0.001
0.228
0.063
0.08
0.08
1.7
0.047
3.711
0.903
0.01
0.001
0.002 6uA
0.095
0.01
0.167
0.07
0.095
0.055
0.001
0.04
24 106
24 106
24 106
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = PCH
D D
C C
B B
A A
5
PCH1H
PCH1H
H5
VSS0
AA17
VSS1
AA2
VSS2
AA3
VSS3
AA33
VSS4
AA34
VSS5
AB11
VSS6
AB14
VSS7
AB39
VSS8
AB4
VSS9
AB43
VSS10
AB5
VSS11
AB7
VSS12
AC19
VSS13
AC2
VSS14
AC21
VSS15
AC24
VSS16
AC33
VSS17
AC34
VSS18
AC48
VSS19
AD10
VSS20
AD11
VSS21
AD12
VSS22
AD13
VSS23
AD19
VSS24
AD24
VSS25
AD26
VSS26
AD27
VSS27
AD33
VSS28
AD34
VSS29
AD36
VSS30
AD37
VSS31
AD38
VSS32
AD39
VSS33
AD4
VSS34
AD40
VSS35
AD42
VSS36
AD43
VSS37
AD45
VSS38
AD46
VSS39
AD8
VSS40
AE2
VSS41
AE3
VSS42
AF10
VSS43
AF12
VSS44
AD14
VSS45
AD16
VSS46
AF16
VSS47
AF19
VSS48
AF24
VSS49
AF26
VSS50
AF27
VSS51
AF29
VSS52
AF31
VSS53
AF38
VSS54
AF4
VSS55
AF42
VSS56
AF46
VSS57
AF5
VSS58
AF7
VSS59
AF8
VSS60
AG19
VSS61
AG2
VSS62
AG31
VSS63
AG48
VSS64
AH11
VSS65
AH3
VSS66
AH36
VSS67
AH39
VSS68
AH40
VSS69
AH42
VSS70
AH46
VSS71
AH7
VSS72
AJ19
VSS73
AJ21
VSS74
AJ24
VSS75
AJ33
VSS76
AJ34
VSS77
AK12
VSS78
AK3
VSS79
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
8 OF 10
8 OF 10
VSS80 VSS81 VSS82 VSS83 VSS84 VSS85 VSS86 VSS87 VSS88 VSS89 VSS90 VSS91 VSS92 VSS93 VSS94 VSS95 VSS96 VSS97 VSS98
VSS99 VSS100 VSS101 VSS102 VSS103 VSS104 VSS105 VSS106 VSS107 VSS108 VSS109 VSS110 VSS111 VSS112 VSS113 VSS114 VSS115 VSS116 VSS117 VSS118 VSS119 VSS120 VSS121 VSS122 VSS123 VSS124 VSS125 VSS126 VSS127 VSS128 VSS129 VSS130 VSS131 VSS132 VSS133 VSS134 VSS135 VSS136 VSS137 VSS138 VSS139 VSS140 VSS141 VSS142 VSS143 VSS144 VSS145 VSS146 VSS147 VSS148 VSS149 VSS150 VSS151 VSS152 VSS153 VSS154 VSS155 VSS156 VSS157 VSS158
AK38 AK4 AK42 AK46 AK8 AL16 AL17 AL19 AL2 AL21 AL23 AL26 AL27 AL31 AL33 AL34 AL48 AM11 AM14 AM36 AM39 AM43 AM45 AM46 AM7 AN2 AN29 AN3 AN31 AP12 AP19 AP28 AP30 AP32 AP38 AP4 AP42 AP46 AP8 AR2 AR48 AT11 AT13 AT18 AT22 AT26 AT28 AT30 AT32 AT34 AT39 AT42 AT46 AT7 AU24 AU30 AV16 AV20 AV24 AV30 AV38 AV4 AV43 AV8 AW14 AW18 AW2 AW22 AW26 AW28 AW32 AW34 AW36 AW40 AW48 AV11 AY12 AY22 AY28
4
PCH1I
PCH1I
AY4
VSS159
AY42
VSS160
AY46
VSS161
AY8
VSS162
B11
VSS163
B15
VSS164
B19
VSS165
B23
VSS166
B27
VSS167
B31
VSS168
B35
VSS169
B39
VSS170
B7
VSS171
F45
VSS172
BB12
VSS173
BB16
VSS174
BB20
VSS175
BB22
VSS176
BB24
VSS177
BB28
VSS178
BB30
VSS179
BB38
VSS180
BB4
VSS181
BB46
VSS182
BC14
VSS183
BC18
VSS184
BC2
VSS185
BC22
VSS186
BC26
VSS187
BC32
VSS188
BC34
VSS189
BC36
VSS190
BC40
VSS191
BC42
VSS192
BC48
VSS193
BD46
VSS194
BD5
VSS195
BE22
VSS196
BE26
VSS197
BE40
VSS198
BF10
VSS199
BF12
VSS200
BF16
VSS201
BF20
VSS202
BF22
VSS203
BF24
VSS204
BF26
VSS205
BF28
VSS206
BD3
VSS207
BF30
VSS208
BF38
VSS209
BF40
VSS210
BF8
VSS211
BG17
VSS212
BG21
VSS213
BG33
VSS214
BG44
VSS215
BG8
VSS216
BH11
VSS217
BH15
VSS218
BH17
VSS219
BH19
VSS220
H10
VSS221
BH27
VSS222
BH31
VSS223
BH33
VSS224
BH35
VSS225
BH39
VSS226
BH43
VSS227
BH7
VSS228
D3
VSS229
D12
VSS230
D16
VSS231
D18
VSS232
D22
VSS233
D24
VSS234
D26
VSS235
D30
VSS236
D32
VSS237
D34
VSS238
D38
VSS239
D42
VSS240
D8
VSS241
E18
VSS242
E26
VSS243
G18
VSS244
G20
VSS245
G26
VSS246
G28
VSS247
G36
VSS248
G48
VSS249
H12
VSS250
H18
VSS251
H22
VSS252
H24
VSS253
H26
VSS254
H30
VSS255
H32
VSS256
H34
VSS257
F3
VSS258
PANTHER-GP-NF
PANTHER-GP-NF
71.PANTH.00U
71.PANTH.00U
3
9 OF 10
9 OF 10
VSS259 VSS260 VSS261 VSS262 VSS263 VSS264 VSS265 VSS266 VSS267 VSS268 VSS269 VSS270 VSS271 VSS272 VSS273 VSS274 VSS275 VSS276 VSS277 VSS278 VSS279 VSS280 VSS281 VSS282 VSS283 VSS284 VSS285 VSS286 VSS287 VSS288 VSS289 VSS290 VSS291 VSS292 VSS293 VSS294 VSS295 VSS296 VSS297 VSS298 VSS299 VSS300 VSS301 VSS302 VSS303 VSS304 VSS305 VSS306 VSS307 VSS308 VSS309 VSS310 VSS311 VSS312 VSS313 VSS314 VSS315 VSS316 VSS317 VSS318 VSS319 VSS320 VSS321 VSS322 VSS323 VSS324 VSS325 VSS328 VSS329 VSS330 VSS331 VSS333 VSS334 VSS335 VSS337 VSS338 VSS340 VSS342 VSS343 VSS344 VSS345 VSS346 VSS347 VSS348 VSS349 VSS350 VSS351 VSS352
H46 K18 K26 K39 K46 K7 L18 L2 L20 L26 L28 L36 L48 M12 P16 M18 M22 M24 M30 M32 M34 M38 M4 M42 M46 M8 N18 P30 N47 P11 P18 T33 P40 P43 P47 P7 R2 R48 T12 T31 T37 T4 W34 T46 T47 T8 V11 V17 V26 V27 V29 V31 V36 V39 V43 V7 W17 W19 W2 W27 W48 Y12 Y38 Y4 Y42 Y46 Y8 BG29 N24 AJ3 AD47 B43 BE10 BG41 G14 H16 T36 BG22 BG24 C22 AP13 M14 AP3 AP1 BE16 BC16 BG28 BJ28
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
PCH (VSS)
PCH (VSS)
PCH (VSS)
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
25 106
25 106
25 106
1
A00
A00
A00
5
smd.db-x7.ru
D D
C C
4
3
2
1
(Blanking)
B B
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
Reserved
Reserved
Reserved
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
26 106
26 106
26 106
1
A00
A00
A00
SSID = KBC
smd.db-x7.ru
3D3V_AUX_KBC 3D3V_S0
1 2
R2771
R2771
2D2R3-1-U- GP
2D2R3-1-U- GP
X02_0611
R2702
R2702
1 2
0R0603-PAD-2- GP
0R0603-PAD-2- GP
5
VBAT
VBAT
3D3V_AUX_KBC _VCC
D D
12
C2705
C2705
SCD1U10V2KX-5GP
SCD1U10V2KX-5GP
X02_0615X02_0615
EC_AGND
R2793
R2793
DY
DY
0R2J-2-GP
0R2J-2-GP
SPI_CS0#_R21,60
SPI_CLK_R21,60
SPI_SO_R21,60
SPI_SI_R21,60
R2713
R2713 10KR2F-2-GP
10KR2F-2-GP
12
C2726
C2726
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
C2706
C2706
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
12
X02_0611
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
12
C2707
C2707
DY
DY
USBCHARG ER_CB062
AUDIO_PRESEN T#82
IMVP_PWRGD36,42
BATT_WH ITE_LED#68
LID_CLOSE#70
RSMRST#_KBC19
PM_SLP_S4#19,46
USBCHG_EN62 WIFI_RF_EN65
AOAC_WLA N_EN#65,68
S0_PWR_GO OD19,36
33R2J-2-GP R273633R2J- 2-GP R2736 33R2J-2-GP R271933R2J- 2-GP R2719
PM_PWRBT N#19
AC_PRESENT19
USB_PWR _EN#63,82
X01_0413
AMB_TEMP
12
C2725
C2725
SC100P50V2JN-3GP
SC100P50V2JN-3GP
R2767
R2767
R2768
R2768
3
12
SCD1U10V2KX-5GP
SCD1U10V2KX-5GP
X02_0615 X02_0615
C2714 SCD1U 16V2KX-3GPC2714 SCD1U 16V2KX-3GP
PSID_EC38
AC_IN_KBC#38
FAN1_DAC28
AD_IA_HW40
CAP_LED#69
S5_ENABLE36
BAT_IN#39
3D3V_AUX_S5
D2707
D2707
BAT54CPT-GP
BAT54CPT-GP
83.R2003.E81
83.R2003.E81
2ND = 83.00054.Q81
2ND = 83.00054.Q81
C2708
C2708
AD_IA40
1 2
3G_EN66
1 2
12
DY
DY
C2709
C2709
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
EC_AGND
1 2 1 2
R272533R2J-2-GP R272533R2J -2-GP
1 2
R272233R2J-2-GP R272233R2J -2-GP
1 2
R2704
R2704 330KR2J-L1-GP
330KR2J-L1-GP
PSL_IN2#
PSL_IN1#
USB_DET#
1
KBC_ON#_GAT E_L
2
12
SC2D2U10V3KX-1GP
SC2D2U10V3KX-1GP
C2710
C2710
PCB_VER_AD AMB_TEMP
MODEL_ID_DET
3G_EN ECSMI#_KBC
ECSWI#_KBC
EC_SPI_CS#_C EC_SPI_CLK_C
EC_SPI_DI_C EC_SPI_DO_C
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
104
97 98
99 100 108
96
95
94 101
105 106 107
79
6
109
14
15
80
17
20
21
26 123
82
83
84
90
92
86
87
91
117 112 110
EC_GPIO47 High Active
R2732
R2732
100KR2J-1-GP
100KR2J-1-GP
115
U2701A
U2701A
VCC119VCC246VCC376VCC488VCC5
VREF GPIO90/AD0
GPIO91/AD1 GPIO92/AD2 GPIO93/AD3 GPIO5/AD4 GPIO4/AD5 GPIO3/AD6 GPIO7/AD7
GPIO94/DA0 GPIO95/DA1 GPIO96/DA2 GPIO97/DA3
GPIO02 GPIO24 GPIO30/F_WP# GPIO34/CIRRXL GPIO36 GPIO41/F_WP# GPIO42/TCK GPIO43/TMS GPIO44/TDI GPIO51/N2TCK GPIO67/N2TMS GPIO75 GPIO76 GPIO77
F_CS0# F_SCK F_SDI&F_SDIO1 F_SDIO&F_SDIO0 GPIO81/F_WP#
GPIO20/TA2/IOX_DIN_DIO GP/I/O84/IOX_SCLK/XORTR# GPO82/IOX_LDSH/TEST#
12
R2716
R2716
1 2
1KR2J-1-GP
1KR2J-1-GP
GND118GND245GND378GND489GND5
NPCE885PA0DX -1-GP
NPCE885PA0DX -1-GP
71.00885.C0G
71.00885.C0G
PROCHOT _EC
12
12
12
C2704
C2704
DY
DY
C2701
C2701
SC2D2U10V3KX-1GP
SC2D2U10V3KX-1GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
AOAC_WW AN_EN#66,68
X02_0619
KBC_BKLT49
C C
Layout Note:
Need very close to EC
TP_LOCK_LED#68
AOAC Ambient temperature detect
VBAT
12
R2703
R2703
NTC-10K-27- GP
NTC-10K-27- GP
B B
69.60013.131
69.60013.131
2nd = 69.60011.201
2nd = 69.60011.201
3rd = 69.60037.011
3rd = 69.60037.011
1 2
EC_AGND
Power Switch Logic(PSL)
KBC_PWR BTN#68
AC_IN#40
A A
USBDET_CO N#62
5
4
12
12
C2702
C2702
SCD1U16V2KX- 3GP
SCD1U16V2KX- 3GP
C2703
C2703
DY
DY
SC2D2U10V3KX- 1GP
SC2D2U10V3KX- 1GP
SCD1U10V2KX- 5GP
SCD1U10V2KX- 5GP
X02_0615
3D3V_AUX_S5
1 2
RTC_AUX_S5
R2794
R2794
X02_0611
1 0F 2
1 0F 2
PLT_RST#_EC
7 2 3
LPC_AD3
1
LPC_AD2
128
LPC_AD1
127
LPC_AD0
126 125 8 9
ECSCI#_KBC
29 124 121 122
27
AD_IA_HW2
25 11 10 71 72
70 69 67 68 119 120
PROCHOT _EC
24 28
R2792
R2792
X02_0611
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
PSL_OUT#
74
PSL_IN2#
93
PSL_IN1#
73
KBC_VCORF
44
VCORF
Layout Note:
Need very close to EC
Layout Note:
Connect GND and AGND planes via either 0R resistor or connect directly.
102
AVCC
116
R2740
R2740 0R2J-2-GP
0R2J-2-GP
1 2
DY
DY
4
75
VDD
VSBY
GPIO52/PSDAT3/RDY#
GPIO50/PSCLK3/TDO
GPIO17/SCL1/N2TCK
GPIO22/SDA1/N2TMS
GND6
5
X02_0611
R2765
R2765
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
EC_VBKUP
0R0402-PAD-2- GP
0R0402-PAD-2- GP
114
VBKUP
LRESET#/GPIOF7
LCLK/GPIOF5
LFRAME#/GPIOF6
LAD3/GPIOF4 LAD2/GPIOF3 LAD1/GPIOF2 LAD0/GPIOF1
SERIRQ/GPIOF0
GPIO11/CLKRUN#
GPIO65/SMI#
ECSCI#/GPIO54
GPIO10/LPCPD#
GPIO85/GA20
KBRST#/GPIO86
GPIO27/PSDAT2 GPIO26/PSCLK2 GPIO35/PSDAT1 GPIO37/PSCLK1
GPIO73/SCL2
GPIO74/SDA2
GPIO23/SCL3
GPIO31/SDA3
GPIO47/SCL4
GPIO53/SDA4
PSL_OUT_GPIO71#
PSL_IN2_GPI06# PSL_IN1_GPI70#
AGND
103
EC_AGND
EC_AGND
X02_0611
R2733
KBC_ON#_GAT EPSL_OUT# KBC_ON#_G ATE_L
R2733
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
X02_0615
C2722
C2722
1 2
SCD1U16V2KX- 3GP
SCD1U16V2KX- 3GP
Q2703
Q2703 DMP2130L-7-GP
DMP2130L-7-GP
84.02130.031
84.02130.031
2ND = 84.03413.A31
2ND = 84.03413.A31
2N7002BK-GP
2N7002BK-GP
84.07002.I31
84.07002.I31
12
G
G
C2713
C2713 SC47P50V2JN-3G P
SC47P50V2JN-3G P
S
G
G
D
D
D
Q2704
Q2704
DS
H_PROCHO T#_EC
G
Q2702
Q2702
DS
2N7002BK-GP
2N7002BK-GP
84.07002.I31
84.07002.I31
X02_0615
3D3V_AUX_S5 3D3V_AUX_S5
R2734
R2734 330KR2J-L1-GP
330KR2J-L1-GP
1 2
R2735
R2735
1 2
20KR2J-L2-GP
20KR2J-L2-GP
4
A00_0803
PCB_VER_AD
12
C2717
C2717
DY
DY
C2711
C2711 SC220P50V2KX-3GP
SC220P50V2KX-3GP
1 2
X02_0611
R2778
R2778
0R0402-PAD-2- GP
0R0402-PAD-2- GP
1 2
CLK_PCI_KBC 18
LPC_FRAME# 2 1,71
INT_SERIRQ 21 PM_CLKRUN #_EC 1 9
L_BKLT_EN 17 MOBILITY_CENTER# 82
H_A20GATE 22 H_RCIN# 22
BLON_OUT 49
AD_IA_HW2 40
PWR_CH G_AD_OFF 38
INSTANT_LAUN CH# 82 TPDATA 69 TPCLK 69
BAT_SCL 39,40 BAT_SDA 39,40 SML1_CLK 20,28,86 SML1_DATA 20,28,86
PM_LAN_ENABLE 31
RTCRST_O N 21
LCD_TST_EN 49 LCD_TST 49
12
C2712
C2712 SC1U25V3KX-1- GP
SC1U25V3KX-1- GP
H_PROCHO T# 5,40
R2791
R2791
DY
DY
0R2J-2-GP
0R2J-2-GP
1 2
3D3V_AUX_KBC
X02_0615
VBAT VB AT
12
12
EC_AGND
DY
DY
PCB VERSION A/D(PIN98) PULL-LOW RESISTOR PULL-HIGH RESISTOR VOLTAGE
R2724
R2724 47KR2F-GP
47KR2F-GP
R2726
R2726 100KR2F-L1-GP
100KR2F-L1-GP
X01 X02 100.0K
A00 100.0K 47.0K
Reserved Reserved
Reserved
100.0KX00
100.0K
100.0K
100.0K
100.0K 1.358V
Reserved 100.0K 215.0K 1.048V
PLT_RST# 5,18,31,65,66,71,83
LPC_AD[3..0] 21,71
PCH_WA KE#_EC19
TP
Charger PCH
3D3V_AUX_S5
12
R2705
R2705 10KR2J-3-GP
10KR2J-3-GP
3D3V_AUX_KBC
12
R2709
R2709 10KR2J-3-GP
10KR2J-3-GP
S5_ENABLE
PURE_HW _SHUTDO WN#28,36,86
100KR2J-1-GP
100KR2J-1-GP
100KR2J-1-GP
100KR2J-1-GP
PCIE_WAKE#
MMBT3906-4-GP
MMBT3906-4-GP
84.T3906.A11
84.T3906.A11
2nd = 84.03906.F11
2nd = 84.03906.F11
3D3V_WLAN _AOAC
R2706
R2706
1 2
100KR2J-1-GP
100KR2J-1-GP
3D3V_LAN_S5
R2711
R2711
1 2
Q2701
Q2701
10.0K
20.0K
33.0K 2.48V
64.9K
76.8
100.0K
143.0K
174.0KReserved 100.0K
INSTANT_LAUN CH#_LED#82 AUDIO_PRESEN T#_LED#82 MOBILITY_CENTER#_LED #8 2
VCCP_CPU
Layout Note:
Need very close to EC
C2715
C2715
12
E
DY
DY
B
C
AOAC_PCIE_W AKE#_RAOAC_PCIE_W AKE#
12
DY
DY
R2701
R2701
AOAC_PCIE_W AKE#65,66
PCH_SUSCL K_KBC19
H_PECI5,22
ECRST#
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
CHG_AMBER_L ED#68
3
3
3.0V
2.75V100.0K
2.24V
2.0V
1.87V
1.65VReserved
1.204V
FAN_TACH 128 PCIE_WAKE#31 PM_SLP_S3#19,36,37,47
PWRLED #68
KBC_BEEP29
KB_BL_CTRL69
ME_UNLOCK21
E51_TxD65
AMP_MUTE#29
D2702
D2702
3
CH715FPT-G P
CH715FPT-G P
83.R0304.B81
83.R0304.B81
2nd = 83.00040.E81
2nd = 83.00040.E81
2
MODEL_ID_DET
C2718
C2718
SCD1U10V2KX- 5GP
SCD1U10V2KX- 5GP
ECRST#
R2721
R2721 43R2J-GP
43R2J-GP
1 2 1 2
R2720
R2720
0R0402-PAD-2- GP
0R0402-PAD-2- GP
X02_0611
For System Reset.
3D3V_WLAN _AOAC
2
3D3V_WW AN_AOAC
DY
DY
1
2
12
DY
DY
EC_AGND
PECI EC_VTT
12
C2716
C2716
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
43
2nd = 62.40089.441
2nd = 62.40089.441
3rd = 62.40009.D71
3rd = 62.40009.D71
12
R2710
R2710 10KR2F-2-GP
10KR2F-2-GP
12
R2739
R2739 100KR2F-L1-GP
100KR2F-L1-GP
U2701B
U2701B
31
GPIO56/TA1
63
GPIO14/TB1
64
GPIO1/TB2
32
GPIO15/A_PWM
118
GPIO21/B_PWM
62
GPIO13/C_PWM
65
GPIO32/D_PWM
22
GPIO45/E_PWM
81
GPIO66/G_PWM
66
GPIO33/H_PWM
16
GPIO40/F_PWM
23
GPIO46/CIRRXM/TRIST#
113
GPIO87/CIRRXM/SIN_CR
111
GP/I/O83/SOUT_CR/TRIST#
77
GPIO0/EXTCLK
30
GPIO55/CLKOUT/IOX_DIN_DIO
85
VCC_POR#
13
PECI
12
VTT
NPCE885PA0DX -1-GP
NPCE885PA0DX -1-GP
56
RSTSW1
RSTSW1
SW-TAC T-130-GP-U
SW-TAC T-130-GP-U
1 2
62.40009.731
62.40009.731
MODEL_ID_DET(GPIO07)
DMB50 TBD TBD TBD 2.702V TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD TBD
R2799 Stuff if LID_CLOES# is open drain.
PULL-LOW RESISTOR PULL-HIGH RESISTOR VOLTAGE
2 0F 2
2 0F 2
KBSOUT0/GPOB0/JENK#
KBSOUT1/GPIOB1/TCK KBSOUT2/GPIOB2/TMS
KBSOUT3/GPIOB3/TDI
KBSOUT4/GPOB4/JEN0#
KBSOUT5/GPIOB5/TDO
KBSOUT6/GPIOB6/RDY#
KBSOUT7/GPIOB7 KBSOUT8/GPIOC0
KBSOUT9/GPOC1/SDP_VIS# KBSOUT10&P80_CLK/GPIOC2 KBSOUT11&P80_DAT/GPIOC3
KBSOUT12/GPIO64 KBSOUT13/GPIO63 KBSOUT14/GPIO62
KBSOUT15/GPIO61/XOR_OUT
GPIO60/KBSOUT16 GPIO57/KBSOUT17
KBSIN0/GPIOA0/N2TCK
KBSIN1/GPIOA1/N2TMS
KBSIN2/GPIOA2 KBSIN3/GPIOA3 KBSIN4/GPIOA4 KBSIN5/GPIOA5 KBSIN6/GPIOA6 KBSIN7/GPIOA7
100.0K 3.0V
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
100.0K
10.0K(64.10025.6DL)
13.7K(64.13725.6DL)
17.8K(64.17825.6DL)
22.1K(64.22125.6DL)
27.0K(64.27025.6DL)
32.4K(64.32425.6DL)
37.4K(64.37425.6DL)
43.2K(64.43225.6DL)
57.6K(64.57625.6DL)
64.9K(64.64925.6DL)
73.2K(64.73225.6DL) 1.905V
82.5K(64.82525.6DL) 1.808V
93.1K(64.93125.6DL) 107K(64.10735.6DL) 120K(64.12035.6DL) 137K(64.13735.6DL) 154K(64.15435.6DL) 200K(64.20035.6DL) 1.099V 232K(64.23236.6DL)
KCOL0
53
KCOL1
52
KCOL2
51
KCOL3
50
KCOL4
49
KCOL5
48
KCOL6
47
KCOL7
43
KCOL8
42
KCOL9
41
KCOL10
40
KCOL11
39
KCOL12
38
KCOL13
37
KCOL14
36
KCOL15
35
KCOL16
34
USB_DET#
33
KROW0
54
KROW1
55
KROW2
56
KROW3
57
KROW4
58
KROW5
59
KROW6
60
KROW7
61
X02_0611
R2764
R2764
EC_SCI#22 EC_SMI#22 EC_SWI#20
PM_CLKRUN #_EC
H_A20GATE
USB_DET# MOBILITY_CENTER# INSTANT_LAUN CH# AUDIO_PRESEN T#
AC_IN_KBC# BAT_IN# OVER_CUR RENT_P8#
OVER_CUR RENT_P8#86
<Core Desig n>
<Core Desig n>
<Core Desig n>
Title
Title
Title
Size Document Num ber Rev
Size Document Num ber Rev
Size Document Num ber Rev A2
A2
A2
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Tuesday, August 14 , 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
R2723
R2723
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
R2727
R2727
1 2
0R0402-PAD-2- GP
0R0402-PAD-2- GP
R2730 0R2J-2-GP
R2730 0R2J-2-GP
1 2
DY
DY
R2731 0R2J-2-GP
R2731 0R2J-2-GP
1 2
DY
DY
RN2702
RN2702
1 2 3 4 5
SRN100KJ-5-G P
SRN100KJ-5-G P
RN2701
BAT_SCL BAT_SDA
ECRST#
FAN_TACH 1
LID_CLOSE# 3G_EN
RN2701
4
SRN4K7J-8-G P
SRN4K7J-8-G P
R2707 1 0KR2J-3-GPR2707 10KR2J-3- GP
1 2
R2714 1 00KR2J-1-GP
R2714 1 00KR2J-1-GP
1 2
DY
DY
R2715 1 00KR2J-1-GPR2715 100KR2J-1-GP
1 2
R2717 1 00KR2J-1-GP
R2717 1 00KR2J-1-GP
1 2
DY
DY
PCH_WA KE#_EC
1 2
R2728
R2728
0R0402-PAD-2- GP
0R0402-PAD-2- GP
X02_0611
R2708 10KR 2J-3-GPR2708 10KR2J-3-GP
1 2
R2799 1 00KR2J-1-GPR2799 100KR2J-1-GP
1 2
R2712 1 0KR2J-3-GP
R2712 1 0KR2J-3-GP
1 2
DY
DY
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih,
21F, 88, Sec.1, Hsin T ai Wu Rd ., Hsichih, Taipei Hsie n 221, Taiwan, R.O. C.
Taipei Hsie n 221, Taiwan, R.O. C.
Taipei Hsie n 221, Taiwan, R.O. C.
KBC Nuvoton NPCE885
KBC Nuvoton NPCE885
KBC Nuvoton NPCE885
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
KCOL[0..16] 69
KROW[0..7] 69
ECSCI#_KBC
ECSMI#_KBC ECSWI#_KBC
8 7 6
23 1
27 106
27 106
27 106
1
1
2.902V
2.801V
2.598V
2.492V
2.402V
2.304V
2.201V49.9K (64.49925.6DL)
2.093V
2.001V
1.709V
1.594V
1.499V
1.392V
1.299V
0.994V
BOOST_MODE# 40
DGPU_PW ROK 22,92,93
3D3V_AUX_KBC
3D3V_AUX_KBC
3D3V_AUX_KBC
3D3V_S0
3D3V_S5
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = Thermal
3D3V_S0
D D
12
12
C2813
C2813
C2814
C2814
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SC10U6D3V3MX-GP
SC10U6D3V3MX-GP
X02_0615
84.03904.L06
84.03904.L06
2ND = 84.03904.P11
2ND = 84.03904.P11
3
1
Q2803
Q2803
PMBS3904-1-GP
PMBS3904-1-GP
2
NCT7718_DXP
12
C2816
C2816 SC470P50V3JN-2GP
SC470P50V3JN-2GP
DY
DY
NCT7718_DXN
12
C2812
C2812 SC2200P50V2KX-2GP
SC2200P50V2KX-2GP
2.System Sensor, Put on palm rest
R2813
C C
THERM_SYS_SHDN#
Layout Note:
Both DXN and DXP routing 10 mil trace width and 10 mil spacing.
R2813
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
X02_0611
Layout Note:
C2812 close U2801
T_CRIT#
1 2 3
ALERT# T_CRIT#
U2801
U2801
NCT7718W-GP
NCT7718W-GP
74.07718.0B9
74.07718.0B9
SML1_DATA20,27,86
SML1_CLK20,27,86
VDD D+ D-
ALERT#
T_CRIT#4GND
R2815 18K7R2F-GPR2815 18K7R2F-GP R2814 2KR2F-3-GPR2814 2KR2F-3-GP
SCL SDA
1 2 1 2
8 7 6 5
3D3V_S0
3D3V_S0
ALERT#
RN2801
RN2801
2 3 1
SRN2K2J-1-GP
SRN2K2J-1-GP
Q2804
Q2804
D
D
S
S
6
GG
GG
5
D
D
S
S
2N7002BKS-GP-U
2N7002BKS-GP-U
84.2N702.E3F
84.2N702.E3F
X02_0615
3D3V_S0
4
SCD1U10V2KX-5GP
SCD1U10V2KX-5GP
DY
DY
12
THM_SML1_DATA
THM_SML1_CLK
THM_SML1_CLK THM_SML1_DATA
C2815
C2815
SCD1U10V2KX-5GP
SCD1U10V2KX-5GP
FAN1_DAC27
Layout Note:
Need 10 mil trace width.
Layout Note:
Signal Routing Guideline: Trace width = 15mil
1 2 34
12
DY
DY
C2808
C2808
Fan controller
R2802
R2802
0R2J-2-GP
0R2J-2-GP
1 2
DY
DY
5V_S0
FAN_VCC
FAN_TACH127
C2809
C2809
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
FON#
1 2 3
X02_0611
R2807
R2807
1 2
0R0402-PAD-2-GP
0R0402-PAD-2-GP
21
12
DY
DY
83.R5003.C8F
83.R5003.C8F
2ND = 83.R5003.H8H
2ND = 83.R5003.H8H
3rd = 83.5R003.08F
3rd = 83.5R003.08F
DY
DY
D2802
D2802
CH551H-30PT-GP
CH551H-30PT-GP
X02_0628
U2802
U2802
FSM#
GND
VIN
GND
VOUT
GND
VSET4GND
APL5606AKI-TRG-GP
APL5606AKI-TRG-GP
74.05606.A71
74.05606.A71
2nd = 74.02113.0E1
2nd = 74.02113.0E1
FAN_TACH1_C
FAN_VCC
12
C2810
C2810
DY
DY
SC2200P50V2KX-2GP
SC2200P50V2KX-2GP
8 7 6 5
X01_0504
1
2
3
ACES-CON3-13-GP
ACES-CON3-13-GP
20.F1295.003
20.F1295.003
2nd = 20.F1841.003
2nd = 20.F1841.003
FAN_TACH1_C FAN_VCC
FAN1
FAN1
1 1
5V_S0
4
5
12
C2803
C2803
AFTP2801AFTP2801 AFTP2802AFTP2802
12
C2804
C2804
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
X02_0615
EMI
B B
PURE_HW _SHUTDOWN#27,36,86
12
C2811
C2811
SCD1U10V2KX-5GP
SCD1U10V2KX-5GP
DY
DY
G
Q2802
Q2802
D S
2N7002BK-GP
2N7002BK-GP
84.07002.I31
84.07002.I31
X02_0615
THERM_SYS_SHDN#
FAN_VCC
12
EC2801
EC2801
DY
DY
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Thermal NCT7718W/Fan Controllor P2793
Thermal NCT7718W/Fan Controllor P2793
Thermal NCT7718W/Fan Controllor P2793
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev A3
A3
A3
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Tuesday, August 14, 2012
Date: Sheet of
Date: Sheet of
Date: Sheet of
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
28 106
28 106
28 106
1
A00
A00
A00
5
smd.db-x7.ru
4
3
2
1
SSID = AUDIO
AUD_DVDDCORE
Layout Note:
Signal Routing Guideline: Close to Codec
D D
HDA_CODEC_BITCLK21 HDA_CODEC_SDOUT21
HDA_CODEC_SYNC21
HDA_SDIN021
HDA_CODEC_RST#21
R2902 0R2J-2-GP
R2902 0R2J-2-GP
1 2
DY
D2902
AMP_MUTE#27
C C
D2902
CH751H-40PT-GP
CH751H-40PT-GP
DY
21
AUD_DMIC_CLK49
AUD_DMIC_IN049
3D3V_S0
12
C2942
C2942
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
83.R0304.A8F
83.R0304.A8F
2nd = 83.R3004.A8F
2nd = 83.R3004.A8F
X02_0615
C2943
C2943
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
R2941
R2941
X01_0420
12
12
C2936
C2936
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
HDA_CODEC_BITCLK HDA_CODEC_SDOUT AUD_HP1_JACK_R HDA_CODEC_SYNC
R2908
R2908
1 2
33R2J-2-GP
33R2J-2-GP
3D3V_S0
1 2 1 2
A00_0803
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
Layout Note:
Signal Routing Guideline: Close to Codec
Azalia I/F EMI
HDA_CODEC_SDOUT
12
R2918
R2918 47R2J-2-GP
47R2J-2-GP
DY
B B
DY
PCH_AZ_CODEC_SDOUT1
12
HDA_CODEC_SDIN0 HDA_CODEC_RST#
R2928
R2928
10KR2J-3-GP
10KR2J-3-GP
1 2
33R2J-2-GPR2926 33R2J-2-GPR2926
0R0402-PAD-2-GP
0R0402-PAD-2-GP
12
C2935
C2935
C2939
C2939 SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
EAPD#
AUD_DMIC_CLK_R AUD_DMIC_IN0_R
PUMP_CAPP
PUMP_CAPN
U2901
U2901
1
DVDD_CORE
3
DVDD_IO
9
DVDD
6
BITCLK
5
SDATA_OUT
10
SYNC
8
SDATA_IN
11
RESET#
47
EAPD
2
DMIC_CLK/GPIO1
4
DMIC_0/GPIO2
48
SPDIFOUT0/GPIO3
46
DMIC1/GPIO0/SPDIFOUT1
36
CAP+
35
CAP-
7
DVSS
42
PVSS
49
GND
92HD94B2X5NLGXWCX8-GP
92HD94B2X5NLGXWCX8-GP
71.92H94.B03
71.92H94.B03
AVDD1 AVDD2
PVDD PVDD
SENSE_A SENSE_B
PORTA_L PORTA_R
VREFOUT_A
PORTB_L PORTB_R
PORTC_L
PORTC_R
VREFOUT_C/GPIO4
PORTE_L PORTE_R
PORTF_L PORTF_R
PORTD_+L
PORTD_-L
PORTD_+R
PORTD_-R
MONO_OUT
PCBEEP
VREFFILT
CAP2
VREG_+2.5V
AVSS1 AVSS2 AVSS2
V-
X02_0615
12
12
27 38
45 39
AUD_SENSE_A
13
AUD_SENSE_B
14
MIC_IN_L_R
28 29
AUD_VREFOUT_A
23
AUD_HP1_JACK_L
31 32
19 20 24
15 16
17 18
AUD_SPK_L+
40
AUD_SPK_L-
41
AUD_SPK_R+
44
AUD_SPK_R-
43 25
AUD_PC_BEEP SB_SPKR_R
12
AUD_VREFFLT
21
AUD_CAP2
22
AUD_V_B
34
AUD_VREG
37
26 30 33
C2940
C2940
C2941
C2941
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
+PVDD
C2947 SC1U16V3KX-5GPC2947 SC1U16V3KX-5GP
C2953 SCD1U16V2KX-3GPC2953 SCD1U16V2KX-3GP C2954 SCD1U16V2KX-3GPC2954 SCD1U16V2KX-3GP
12
12
C2944
C2944
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
12
C2937
C2937 SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
X01_0420
1 2
AUD_SPK_L+ 58
AUD_SPK_L- 58 AUD_SPK_R+ 58
AUD_SPK_R- 58
X02_0615
1 2 1 2
12
C2955
C2955
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
X02_0611
R2940
R2940
1 2
0R0603-PAD-2-GP
0R0603-PAD-2-GP
X02_0615
12
C2945
C2945
SC1U6D3V2KX-GP
SC1U6D3V2KX-GP
5V_S0+AVDD
MIC_IN_R 58
AUD_VREFOUT_A 58 AUD_HP1_JACK_L 58
AUD_HP1_JACK_R 58
KBC_BEEP_R
R2946
R2946
10KR2J-3-GP
10KR2J-3-GP
C2938
C2938 SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
X01_0420
+PVDD
12
12
C2952
C2952
C2949
C2949
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
X02_0615
R2948 100KR2J-1-GPR2948 100KR2J-1-GP R2949 100KR2J-1-GPR2949 100KR2J-1-GP
R2947
R2947 10KR2J-3-GP
10KR2J-3-GP
1 2
1 2
12
SCD1U16V2KX-3GP
SCD1U16V2KX-3GP
1 2 1 2
5V_S0
R2935
R2935
1 2
0R0805-PAD-2-GP
12
C2951
C2951
C2950
C2950
0R0805-PAD-2-GP
X02_0611
X01_0420
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
HDA_SPKR 21
KBC_BEEP 27
12
C2924
C2924
DY
DY
SCD1U10V2KX-5GP
SCD1U10V2KX-5GP
R2919
R2919
47R2J-2-GP
DY
DY
1 2
12
47R2J-2-GP
DY
DY
DY
DY
EC2913
EC2913
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
HDA_CODEC_BITCLK_C
A A
12
DY
DY
EC2907
EC2907
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
12
5
HDA_CODEC_BITCLK HDA_CODEC_RST#
AUD_DMIC_CLK AUD_DMIC_IN0
12
DY
DY
EC2914
EC2914
EC2915
EC2915
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
SC4D7P50V2CN-1GP
AUD_HP1_JD#58
EXT_MIC_JD#58
4
1 2
R2931 20KR2F-L-GPR2931 20KR2F-L-GP
1 2
R2901 39K2R2F-L-GPR2901 39K2R2F-L-GP
Layout Note:
Close to pin 13
SC1000P50V3JN-GP-U
SC1000P50V3JN-GP-U
R2929
R2929
2K49R2F-GP
2K49R2F-GP
C2946
C2946
+AVDD
12
12
AUD_SENSE_A
3
AUD_SENSE_B
+AVDD
1 2
R2937
R2937 10KR2J-3-GP
10KR2J-3-GP
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
AUDIO CODEC
AUDIO CODEC
AUDIO CODEC
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
1
29 106Tuesday, August 14, 2012
29 106Tuesday, August 14, 2012
29 106Tuesday, August 14, 2012
A00
A00
A00
5
smd.db-x7.ru
D D
C C
4
3
2
1
(Blanking)
B B
A A
5
4
3
2
<Core Design>
<Core Design>
<Core Design>
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih, Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Reserve
Reserve
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet of
Date: Sheet of
Date: Sheet of
Reserve
BMW Z5 DIS
BMW Z5 DIS
BMW Z5 DIS
30 106Tuesday, August 14, 2012
30 106Tuesday, August 14, 2012
30 106Tuesday, August 14, 2012
1
A00
A00
A00
Loading...
+ 76 hidden pages