PRELIMINARY
7
256Mb: x4, x8, x16 DDR333 SDRAM Micron Technology, Inc., reserves the right to change products or specifications without notice.
128Mx4x8x16DDR333.p65 – Rev. A; Pub. 10/01 ©2001, Micron Technology, Inc.
128Mb: x4, x8, x16
DDR333 SDRAM Addendum
‡ THIS DATA SHEET CONTAINS THE PRESENT DESCRIPTION OF A PRODUCT IN DEFINITION WITH NO FORMAL DESIGN IN PROGRESS.
ELECTRICAL CHARACTERISTICS AND RECOMMENDED AC OPERATING CONDITIONS
(Notes: 1-5, 14-17, 33; notes appear in DDR200/266 data sheets)
(0°C ≤ T
A
≤ 70°C; VDDQ = +2.5V ±0.2V, VDD = +2.5V ±0.2V)
AC CHARACTERISTICS -6 (FBGA) -6T (TSOP) -75Z
PARAMETER SYMBOL MIN MAX MIN MAX MIN MAX UNITS NOTES
Access window of DQs from CK/CK#
t
AC -0.7 +0.7 -0.7 +0.7 -0.75 +0.75 ns
CK high-level width
t
CH 0.45 0.55 0.45 0.55 0.45 0.55tCK 30
CK low-level width
t
CL 0.45 0.55 0.45 0.55 0.45 0.55tCK 30
Clock cycle time CL = 2.5tCK (2.5) 6 13 6 13 7.5 13 ns 45,52
CL = 2
t
CK (2) 7.5 13 7.5 13 7.5 13 ns 45,52
DQ and DM input hold time relative to DQS
t
DH 0.45 0.45 0.50 ns 26,31
DQ and DM input setup time relative to DQS
t
DS 0.45 0.45 0.50 ns 26,31
DQ and DM input pulse width (for each input)
t
DIPW 1.75 1.75 1.75 ns 31
Access window of DQS from CK/CK#
t
DQSCK -0.60 +0.60 -0.60 +0.60 -0.75 +0.75 ns
DQS input high pulse width
t
DQSH 0.35 0.35 0.35
t
CK
DQS input low pulse width
t
DQSL 0.35 0.35 0.35
t
CK
DQS-DQ skew, DQS to last DQ valid, per group, per accesstDQSQ 0.35 0.45 0.50 ns 25, 26
Write command to first DQS latching transition
t
DQSS 0.75 1.25 0.75 1.25 0.75 1.25tCK
DQS falling edge to CK rising - setup time
t
DSS 0.2 0.2 0.2
t
CK
DQS falling edge from CK rising - hold time
t
DSH 0.2 0.2 0.2
t
CK
Half clock period
t
HP
t
CH,tCL
t
CH,tCL
t
CH,tCL ns 34
Data-out high-impedance window from CK/CK#
t
HZ +0.70 +0.70 +0.75 ns 18,42
Data-out low-impedance window from CK/CK#
t
LZ -0.70 -0.70 -0.75 ns 18,43
Address and control input hold time (fast slew rate)
t
IH
F
0.75 0.75 0.90 ns 14
Address and control input setup time (fast slew rate)
t
IS
F
0.75 0.75 0.90 ns 14
Address and control input hold time (slow slew rate)
t
IH
S
0.80 0.80 1 ns 14
Address and control input setup time (slow slew rate)
t
IS
S
0.80 0.80 1 ns 14
Address and control input pulse width
t
IPW 2.2 2.2 2.2 ns
LOAD MODE REGISTER command cycle time
t
MRD 12 12 15 ns
DQ-DQS hold, DQS to first DQ to go non-valid, per access
t
QH
t
HP
t
HP
t
HP ns 25, 26
-
t
QHS
-
t
QHS
-
t
QHS
Data Hold Skew Factor
t
QHS 0.50 0.60 0.75 ns
ACTIVE to AUTOPRECHARGE command
t
RAP 18 18 20 ns 46
ACTIVE to PRECHARGE command
t
RAS 42 70,000 42 70,000 40 120,000 ns 35
ACTIVE to ACTIVE/AUTO REFRESH command period
t
RC 60 60 65 ns
AUTO REFRESH command period
t
RFC 72 72 75 ns 50
ACTIVE to READ or WRITE delay
t
RCD 18 18 20 ns
PRECHARGE command period
t
RP 18 18 20 ns
DQS read preamble
t
RPRE 0.9 1 .1 0.9 1.1 0.9 1.1
t
CK 42
DQS read postamble
t
RPST 0.4 0.6 0.4 0.6 0.4 0.6
t
CK
ACTIVE bank a to ACTIVE bank b command
t
RRD 12 12 15 ns
DQS write preamble
t
WPRE 0.25 0.25 0.25
t
CK
DQS write preamble setup time
t
WPRES 0 0 0 ns 20, 21
DQS write postamble
t
WPST 0.4 0.6 0.4 0.6 0.4 0.6
t
CK 19
Write recovery time
t
WR 15 15 15 ns
Internal WRITE to READ command delay
t
WTR 1 1 1
t
CK
Data valid output window na
t
QH - tDQSQ tQH - tDQSQ
t
QH - tDQSQ ns 25
REFRESH to REFRESH command interval
t
REFC 140.6 140.6 140.6 µs 23
Average periodic refresh interval
t
REFI 15.6 15.6 15.6 µs 23
Terminating voltage delay to VDD
t
VTD 0 0 0 ns
Exit SELF REFRESH to non-READ command
t
XSNR 75 75 75 ns
Exit SELF REFRESH to READ command
t
XSRD 200 200 200
t
CK