The ICS9112-18 is a low jitter, low-skew, high
performance PLL based zero delay buffer for high
speed applications. Based on ICS’s proprietary low
jitter Phase Locked Loop (PLL) techniques, the
device provides eight low skew outputs at speeds
up to 160 MHz at 3.3 V. The ICS9112-18
includes a bank of four outputs running at 1X, and
another four outputs running at 1/2X. In the zero
delay mode, the rising edge of the input clock is
aligned with the rising edges of all eight outputs.
Compared to competitive CMOS devices, the
ICS9112-18 has the lowest jitter of all.
ICS manufactures the largest variety of clock
generators and buffers, and is the largest clock
supplier in the world.
Block Diagram
Features
• Packaged in 16 pin narrow SOIC
• Zero input-output delay
• Four 1X outputs plus four half-X outputs
• Output to output skew is less than 250 ps
• Output clocks up to 160 MHz at 3.3 V
• Ability to generate 2X the input
• Full CMOS outputs with 18 mA output drive
capability at TTL levels at 3.3 V
• Spread Smart™ technology works with spread
spectrum clock generators
• Advanced, low power, sub-micron CMOS process
• 3.0 to 5.5 V operating voltage
CLKIN
2
S2, S1
MDS 9112-18 F1Revision 050400 Printed 11/15/00
Integrated Circuit Systems, Inc.• 525 Race Street • San Jose • CA • 95126 • (408)295-9800tel• www.icst.com
PLL
Mux
÷ 2
Control
Logic
CLKA1 FBIN
CLKA2
CLKA3
CLKA4
CLKB1
CLKB2
CLKB3
CLKB4
Page 2
Pin Assignment
ICS9112-18
16
15
14
13
12
11
10
9
FBIN
CLKA4
CLKA3
VDD
GND
CLKB4
CLKB3
S1
CLKIN
CLKA1
CLKA2
VDD
GND
CLKB1
CLKB2
S2
1
2
3
4
5
6
7
8
16 pin narrow (150 mil) SOIC
Output Clock Mode Select Table
ICS9112-18
Zero Delay, Low Skew Buffer
Feedback Configuration Table
Feedback FromCLKA1:A4CLKB1:B4
Bank ACLKINCLKIN/2
Bank B2XCLKINCLKIN
S2S1Clocks A1-A4Clocks B1-B4Internal GenerationPLL Status
00Tri-state (high impedance)Tri-state (high impedance)NoneOn
01RunningTri-state (high impedance)PLLOn
10RunningRunningBuffer Only (no zero delay)Off
11RunningRunningPLLOn
Pin Descriptions
NumberName TypeDescription
1CLKINICLocK INput. Connect to input clock source.
2, 3, 14, 15CLKA1:4OCLocK A bank of four outputs.
4, 13VDDPPower supply. Connect both pins to same voltage (either 3.3V or 5V).
5, 12GNDPConnect to ground.
6, 7, 10, 11CLKB1:4OCLocK B bank of four outputs. These are low skew divide by two of bank A.
8S2ISelect input #2. Selects mode for outputs per table above.
9S1ISelect input #1. Selects mode for outputs per table above.
16FBINIFeedBack INput. Determines outputs per Feedback Configuration Table above.
Key: I = Input; O = output; P = power supply connection.
External Components
The ICS9112-18 requires a minimum number of external components for proper operation. Decoupling
capacitors of 0.1µF should be connected between VDD and GND on pins 4 and 5, and VDD and GND
on pins 13 and 12, as close to the device as possible. A series termination resistor of 33 Ω may be used close
to the pin for each clock output to reduce reflections.
MDS 9112-18 F2Revision 050400 Printed 11/15/00
Integrated Circuit Systems, Inc.• 525 Race Street • San Jose • CA • 95126 • (408)295-9800tel• www.icst.com
Page 3
ICS9112-18
ABSOLUTE MAXIMUM RATINGS (note 1)
DC CHARACTERISTICS (VDD = 3.3 V unless specified otherwise)
AC CHARACTERISTICS (VDD = 3.3 V unless specified otherwise)
exposure to levels above the operating limits but below the Absolute Maximums may affect device reliability.
2. With CLKIN = 160 MHz, FBIN to CLKA1
Zero Delay, Low Skew Buffer
Electrical Specifications
ParameterConditionsMinimumTypicalMaximumUnits
Supply voltage, VDDReferenced to GND-0.57V
Inputs and Clock OutputsReferenced to GND-0.5VDD+0.5V
Electrostatic DischargeMIL-STD-8832000V
Ambient Operating Temperature070°C
Soldering TemperatureMax of 10 seconds260°C
Junction temperature150°C
Storage temperature-65150°C
Operating Supply Current, IDD (Note 2)
Short Circuit CurrentEach output±65mA
Input CapacitanceS2, S1, FBIN7pF
No Load, S1 = S2 = 144mA
Input Clock Frequency
Output Clock Frequency
Output Clock Rise Time, CL=30pF0.8 to 2.0V1.5ns
Output Clock Fall Time, CL=30pF2.0 to 0.8V1.5ns
Output Clock Duty Cycle, VDD=3.3VAt 1.4V405060%
Device to Device Skew, equally loadedrising edges at VDD/2700ps
Output to Output Skew, equally loadedrising edges at VDD/2250ps
Maximum Absolute Jitter300ps
Cycle to Cycle Jitter, 30pF loads 66.67 MHz outputs500ps
Notes:1. Stresses beyond those listed under Absolute Maximum Ratings could cause permanent damage to the device. Prolonged
FBIN to CLKA1, S1=S2=1
FBIN to CLKA1, S1=S2=1
20160MHz
20160MHz
Using Spread Spectrum Input Clocks
The ICS9112-18 uses ICS’ Spread Smart technology, allowing it to accurately track (pass through) any
clocks that use spread spectrum techniques.
MDS 9112-18 F3Revision 050400 Printed 11/15/00
Integrated Circuit Systems, Inc.• 525 Race Street • San Jose • CA • 95126 • (408)295-9800tel• www.icst.com
Page 4
Zero Delay, Low Skew Buffer
Inches
Millimeters
Package Outline and Package Dimensions
(For current dimensional specifications, see JEDEC Publication No. 95.)
ICS9112BM-18T9112BM-18tape and reel16 pin SOIC0-70 °C
*Also indicated on the top of the package are the initials ICS in a box.
While the information presented herein has been checked for both accuracy and reliability, Integrated Circuit Systems, Incorporated (ICS) assumes no responsibility for either its
use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is
intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary
environmental requirements are not recommended without additional processing by ICS. ICS reserves the right to change any circuitry or specifications without notice. ICS does
not authorize or warrant any ICS product for use in life support devices or critical medical instruments.
MDS 9112-18 F4Revision 050400 Printed 11/15/00
Integrated Circuit Systems, Inc.• 525 Race Street • San Jose • CA • 95126 • (408)295-9800tel• www.icst.com
Loading...
+ hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.