l 24-Bit Conversion
l 96 dB Dynamic Range
l -88 dB THD+N
l Low Clock Jitter Sensitivity
l Single +5 V Power Supply
l Filtered Line Level Outputs
l On-Chip Digital De-emphasis
l Popgaurd
l Functionally Compatible with CS4330/31/33
I
®
Technology
Description
The CS4334 family m ember s are compl ete, st ereo dig ital-to-analog output systems including interpolation, 1-bit
D/A conversion and output analog filtering in an 8-pin
package. The CS433 4/5/6/7/ 8/9 su pport all maj or a udio
data interface format s, and the individu al devices differ
only in the supported interface format.
The CS4334 family is based on delta-sigma modulation,
where the modulator output c ontrols the referenc e voltage input to an ultra-li near analog low-pass filter. This
architecture allows for infinite adjustment of sample rate
between 2 kHz and 100 kHz simply by changing the
master clock freque nc y.
The CS4334 family contai ns on-chip digital de-emphasis, operates from a single +5V power supply, and
requires minimal support circuitry. These features are
ideal for set-top boxes, DVD players, SVCD players, and
A/V receivers.
ORDERING INFORMATION
See page 23
3
LRCK
SDAT A
1
Serial Input
Interface
Interpolator
Interpolator
Preliminary Product Information
DEM/SCLK
2
De-emphasis
∆Σ
Modulator
∆Σ
Modulator
4
MCLK
This document contains information for a new product.
Cirrus Logic reserves the right to modify this product without notice.
For a complete listing of Direct Sales, Distributor, and Sales Representative contacts, visit the Cirrus Logic web site at:
http://www.cirrus.com/corporate/contacts/
Preliminary product info rmation describes products which are in production, but for which full characteriza t i on da ta i s not yet available. Advance produ ct i nfor mation describes products which are in development and subject to development changes. Cirrus Logic, Inc. has made best efforts to ensure that the information
contained in this document is accurate and reli able. However , the i nformati on is sub ject to change with out no tice and i s provi ded “AS IS” withou t warranty of
any kind (express or implied). No responsibility is assumed by Cirrus Logic, Inc. for the use of this information, nor for infringements of patents or other rights
of third parties. This document i s the propert y of Cirru s Logic, Inc. and implie s no licen se under patent s, copyri ghts, trademarks, or tr ade secrets. No part of
this publication may be copied, reproduced , stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical, photographic, or
otherwise) without the pri or wri tt en consen t of Ci rrus Logic, Inc. Items from any Cirrus Logi c websi te or disk may be printed for use by the user. However, no
part of the printout or electronic files may be copied, reproduced, stored in a retrieval system, or transmitted, in any form or by any means (electronic, mechanical,
photographic, or otherwise) without the prior written consent of Cirrus Logic, Inc.Furthermore, no part of this publication may be used as a basis for manufacture
or sale of any items without the prior written consent of Cirrus Logic, Inc. The names of products of Cirrus Logic, Inc. or other vendors and suppliers appearing
in this document may be trademarks or service marks of their respective owners which may be registered in some jurisdictions. A list of Cirrus Logic, Inc. trademarks and service marks can be found at http://www.cirrus.com.
2DS248PP3
LIST OF FIGURES
Figure 1.Output Test Load....................................................................................6
Full-Scale Output Sine Wave, 997 Hz; MCLK = 12.288 MHz; Fs for Base-rate Mode = 48 kHz, SCLK = 3.072 MHz,
Measurement Bandwidth 10 Hz to 20 kHz, unless otherwise specified; Fs for High-Rate Mode = 96 kHz,
SCLK = 6.144 MHz, Measurement Bandwidth 10 Hz to 40 kHz, unless otherwise specified. Test load R
C
= 10 pF (see Figure 1))
L
Parameter
= 25 °C; Logic "1" = VA = 5 V; Logic "0" = AGND;
A
= 10 kΩ,
L
Base-rate ModeHigh-Rate Mode
SymbolMinT ypMaxMinTypMaxUnit
Dynamic Performance for CS4334/5/6/7/8/9-KS
Specified Temperature RangeT
Dynamic Range(Note 1)
18 to 24-Bitunweighted
A-Weighted
16-Bitunweighted
A-Weighted
Total Harmonic Distortion + Noise(Note 1)
18 to 24-Bit0 dB
-20 dB
-60 dB
16-Bit0 dB
-20 dB
-60 dB
Interchannel Isolation(1 kHz)-94--95-dB
A
THD+N
-10-70-10-70°C
dB
88
91
86
89
93
96
91
94
-
-
-
-
-
-
-88
-73
-33
-86
-71
-31
-
-
-
-
-83
-68
-28
-81
-66
-26
-
91
-
89
-
-
-
-
-
-
90
96
88
94
-88
-70
-30
-86
-68
-28
-
-
-
-
-83
-65
-25
-81
-63
-23
dB
dB
dB
dB
dB
dB
dB
dB
dB
Dynamic Performance for CS4334/5/6/7/8/9-BS
Specified Temperature RangeT
Dynamic Range(Note 1)
18 to 24-Bitunweighted
A-Weighted
16-Bitunweighted
A-Weighted
Total Harmonic Distortion + Noise(Note 1)
18 to 24-Bit0 dB
-20 dB
-60 dB
16-Bit0 dB
-20 dB
-60 dB
Interchannel Isolation(1 kHz)-94--95-dB
A
THD+N
-40-85-40-85°C
dB
85
88
83
86
93
96
91
94
-
-
-
-
-
-
-88
-73
-33
-86
-71
-31
-
-
-
-
-82
-65
-25
-70
-63
-23
-
88
-
86
-
-
-
-
-
-
90
96
88
94
-88
-70
-30
-86
-68
-28
-
-
-
-
-82
-62
-22
-80
-60
-20
dB
dB
dB
dB
dB
dB
dB
dB
dB
Notes: 1. One-half LSB of triangular PDF dither added to data.
4DS248PP3
CS4334/5/6/7/8/9
ANALOG CHARACTERISTICS (Continued)
Base-rate ModeHigh-Rate Mode
Parameter
Combined Digital and On-chip Analog Filter Response
Passband(Note 3)
to -0.05 dB corner
to -0.1 dB corner
to -3 dB corner
Frequency Response 10 Hz to 20 kHz-.01-+.08-.05-+.2dB
Passband Ripple--±.08--±.2dB
StopBand.5465--.5770--Fs
StopBand Attenuation(Note 4)50--55--dB
Group Delaytgd-9/Fs--4/Fs-s
Passband Group Delay Deviation 0 - 40 kHz
0 - 20 kHz
De-emphasis Error Fs = 32 kHz
Fs = 44.1 kHz
Fs = 48 kHz
SymbolMinTypMaxMinTypMax Unit
(Note 2)
0
-
0
-±0.36/Fs---±1.39/Fs
-
-
-
-
-
-
-
-
-
.4780
-
.4996
+1.5/+0
+.05/-.25
-.2/-.4
0
0
±0.23/Fs--
(Note 5)
-
-
-
.4650
.4982
Fs
Fs
Fs
s
s
dB
dB
dB
ParametersSymbolMinTypMaxUnits
dc Accuracy
Interchannel Gain Mismatch-0.10.4dB
Gain Error-±5-%
Gain Drift-100-ppm/°C
Analog Output
Full Scale Output Voltage3.253.53.75Vpp
Quiescent VoltageV
Max AC-Load Resistance(Note 6)R
Max Load Capacitance(Note 6)C
Notes: 2. Filter response is not tested but is guaranteed by design.
3. Response is clock dependent and will scale with Fs. Note that the response plots (Figures 17-24) have
been normalized to Fs and can be de-normalized by multiplying the X-axis scale by Fs.
4. For Base-Rate Mode, the Measurement Bandwidth is 0.5465 Fs to 3 Fs.
For High-Rate Mode, the Measurement Bandwidth is 0.577 Fs to 1.4 Fs.
5. De-emphasis is not avai lab le in High - Rate Mod e.
6. Refer to Figure 2.
Q
L
L
-2.2-VDC
-3-k
-100-pF
Ω
DS248PP35
CS4334/5/6/7/8/9
100
50
75
25
2.5
51015
Safe Operating
Region
Capacitive Load -- C (pF)
L
Resistive Load -- R (kΩ)
L
125
3
20
Figure 2. Maximum Loading
POWER AND THERMAL CHARACTERISTICS
ParametersSymbolMinTypMaxUnits
Power Supplies
Power Supply Currentnormal operation
power-down state
Power Dissipation(Note 7)
normal operation
power-down
Package Thermal Resistance
Power Supply Rejection Ratio(1 kHz)PSRR-79-dB
Notes: 7. Refer to Figure 3. Max Power Dissipation is measured at VA=5.5V.
ABSOLUTE MAXIMUM RATINGS (AGND = 0V; all voltages with respect to ground.)
ParametersSymbolMinMaxUnits
DC Power SupplyVA-0.36.0V
Input Current, Any Pin Except SuppliesI
Digital Input VoltageV
Ambient Operating Temperature (power applied)T
Storage TemperatureT
in
IND
A
stg
-±10mA
-0.3VA+0.4V
-55125°C
-65150°C
WARNING: Operation at or beyond these limits may result in permanent damage to the device. Normal operation is
not guaranteed at these extremes.
RECOMMENDED OPERATING CONDITIONS (AGND = 0V; all voltages with respect to ground.)
ParametersSymbol Min TypMaxUnits
DC Power SupplyVA4.755.05.5V
DS248PP37
CS4334/5/6/7/8/9
()
()
SWITCHING CHARACTERISTICS (T
= -40 to 85°C; VA = 4.75V - 5.5V; Inputs: Logic 0 = 0V,
A
Logic 1 = VA, CL = 20pF)
ParametersSymbol Min TypMaxUnits
Input Sample RateFs2-100kHz
MCLK Pulse Width HighMCLK/LRCK = 51210-1000ns
MCLK Pulse Width LowMCLK/LRCK = 51210-1000ns
MCLK Pulse Width High MCLK / LRCK = 384 or 19221-1000ns
MCLK Pulse Width LowMCLK / LRCK = 384 or 19221-1000ns
MCLK Pulse Width High MCLK / LRCK = 256 or 12831-1000ns
MCLK Pulse Width LowMCLK / LRCK = 256 or 12831-1000ns