ATMEL AT89LV55-12AC, AT89LV55-12PI, AT89LV55-12PC, AT89LV55-12JI, AT89LV55-12JC Datasheet

...
203Features
Compatible with MCS-51™ Products
20K Bytes of Reprogrammable Flash Memory
– Endurance: 1,000 Write/Erase Cycles
Three-Level Program Memory Lock
256 x 8-bit Internal RAM
32 Programmable I/O Lines
Three 16-bit Timer/Counters
Eight Interrupt Sources
Low Power Idle and Power Down Modes
2.7V to 6.0V Operating Range
Description
The AT89LV55 is a low-voltage, low-power CMOS 8-bit microcomputer with 20K bytes of Flash programmable and erasable read only memory. The device is manu­factured using At mel’ s high dens ity nonv olat ile m emory te chnol ogy an d is compat ible with the industry sta nda rd 80 C51 in struction set and pi nou t. Th e o n- ch ip Flash allows the program memory to be rep rogrammed. By combining a ve rsatile 8-bit CPU with Flash on a monolithic chip, the Atmel AT89LV55 is a powerful microcomputer which provides a highly flex ible and co st effe ctive solu tion to many embedd ed con trol app li­cations.
(continued)
Pin Configurations
TQFP
PLCC
8-Bit Microcontroller with 20K Bytes Flash
AT89LV55
PDIP
0811B-B–12/97
4-193
Block Diagram
V
CC
GND
P0.0 - P0.7
PORT 0 DRIVERS
P2.0 - P2.7
PORT 2 DRIVERS
RAM ADDR.
REGISTER
B
REGISTER
RAM
ACC
TMP2 TMP1
ALU
PSW
PORT 0
LATCH
INTERRUPT, SERIAL PORT,
PORT 2
LATCH
AND TIMER BLOCKS
STACK
POINTER
FLASH
PROGRAM
ADDRESS
REGISTER
BUFFER
PC
INCREMENTER
PROGRAM
COUNTER
ALE/PROG
EA / V
4-194
PSEN
RST
TIMING
AND
PP
CONTROL
OSC
INSTRUCTION
REGISTER
PORT 1
LATCH
PORT 1 DRIVERS
P1.0 - P1.7
DPTR
PORT 3
LATCH
PORT 3 DRIVERS
P3.0 - P3.7
AT89LV55
AT89LV55
The AT89LV55 provides the following standard features: 20K bytes of Flash, 256-bytes of RAM, 32 I/O li nes, three 16-bit timer/counters, a six-vector two-level interrupt archi­tecture, a full duplex serial port, on-chip os cillator, and clock circuitry. In addition, the AT89LV55 is designed with static logic for operation down to zero frequency and sup­ports two softwar e selectable po wer saving modes . The Idle Mode stops the CPU while allowing the RAM, timer/counters, serial p or t, and int er rupt s yst em to co nti nue functioning. The Power Down Mode saves the RAM con­tents but freezes the oscillator, disabling all other chip func­tions until the next hardware reset. The low-voltage option saves power and operates with a 2.7-volt power supply.
Pin Description
V
CC
Supply voltage.
GND
Ground.
Port 0
Port 0 is an 8-bit open drain bidirectional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high­impedance inputs.
Port 0 can also be configu red to be the multiplex ed low­order address/data bus during accesses to ex ternal pro­gram and data memory. In this mode, P0 has internal pul­lups.
Port 0 also rece ives th e code by tes dur ing Fla sh prog ram­ming and outputs the code bytes during program ver ifica­tion. External pu llups are requ ired during pr ogram v erific a­tion.
Port 1
Port 1 is an 8-bit bidire ction al I/O por t w ith inter nal pullu ps. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins , they are p ulled hi gh by the internal pullups and can be used as inputs. As inputs , Port 1 pins that are externally being pulled low will source current (I
In addition, P1.0 and P1. 1 can be configured to be the timer/counter 2 external count input (P1.0/T2) and the timer/counter 2 trigger input (P1.1/T2EX), respectively, as shown in the following table.
Port Pin Alternate Functions
P1.0 T2 (external count input to Timer/Counter 2),
) because of the internal pullups.
IL
clock-out
Port 2
Port 2 is an 8-bit bidirectional I/O port with interna l pullups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are writte n to Po rt 2 pi ns, they a re pul led high by the internal pullups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current (I
) because of the internal pullups.
IL
Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory th at u se 16 -b it a ddres s es ( MO VX @ DPTR). In this application, Port 2 uses strong internal pul­lups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register.
Port 2 also receives the high-order address bits and some control signals during Flash programming and verification.
Port 3
Port 3 is an 8-bit bidirectional I/O port with interna l pullups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are writte n to Po rt 3 pi ns, they a re pul led high by the internal pullups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current (I
) because of the pullups.
IL
Port 3 also serv es t he fun ctions of v arious spe cial f eatures of the AT89LV55, as shown in the following table.
Port Pin Alternate Functions
P3.0 RXD (serial input port) P3.1 TXD (serial output port) P3.2 INT0 (external interrupt 0) P3.3 INT1 P3.4 T0 (timer 0 external input) P3.5 T1 (timer 1 external input) P3.6 WR P3.7 RD
(external interrupt 1)
(external data memory write strobe)
(external data memory read strobe)
Port 3 also receives the highest-order address bit and some control signals fo r Flash pro grammin g and veri fica­tion.
RST
Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device.
P1.1 T2EX (Timer/Counter 2 capture/reload trigger and
direction control)
Port 1 also receives the low-order address bytes during Flash programming and verification.
4-195
ALE/PROG
Address Latch Enable is an output pulse for latching the low byte of the address during accesses to external mem­ory. This pin is also the program pulse input (PROG Flash programming.
In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency and may be used for external tim­ing or clocking purposes. No te, however, that one ALE pulse is skipped durin g each access to extern al data me m­ory.
If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only dur­ing a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode.
PSEN
Program Store Enable is the read strobe to external pro­gram memory.
When the AT89LV55 is executing code from external pro­gram memory, PSEN cycle, except that two PSEN each access to external data memory.
/V
EA
PP
External Access Enable. EA must be strapped to GND in order to enable the device to fetch code from external pro­gram memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, EA internally latched on reset.
should be strapped to VCC for internal program execu-
EA tions.
This pin also receives the 12-volt programming enable volt­age (V
XTAL1
Input to the inverting os cillator ampl ifier and input to the internal clock operating circuit.
XTAL2
Output from the inverting oscillator amplifier.
) during 12-volt Flash programming.
PP
is activated twice each machine
activations are skipped during
) during
will be
Timer 2 Registers:
registers T2CON (shown in Table 2) and T2MOD (shown in Table 4) for Timer 2. The register pair (RCAP2H, RCA P2L ) are the Capture/ Reloa d regist ers for Timer 2 i n 16-bit c ap­ture mode or 16-bit auto-reload mode.
Interrupt Registers:
are in the IE register. Two priorities can be set for each of the six interrupt sources in the IP register.
Control and status bits are contained in
The individual interrupt enable bits
Data Memory
The AT89LV55 implements 256 bytes of on-chip RAM. The upper 128 bytes oc cupy a parall el address sp ace to the Special Function Registers. That means the upper 128 bytes have the same addresses as the SFR space but are physically separate from SFR space.
When an instruction accesses an internal location above address 7FH, the address mode used in the instruction specifies whether the CPU acce sses the u pper 128 bytes of RAM or the SFR space. Instructions that use direct addressing access SFR space.
For example, the following direct addressing instruction accesses the SFR at location 0A0H (which is P2).
MOV 0A0H, #data
Instructions that use indirect addressing access the upper 128 bytes of RAM. For example, the following indirect addressing inst ructi on, where R0 contains 0A 0H, a cc ess es the data byte at address 0A0H, rather than P2 (whose address is 0A0H).
MOV @R0, #data
Note that stack operations are examples of indirect addressing, so the upper 128 bytes of data RAM are avail ­able as stack space.
Special Function Registers
A map of the on-chip memory area called the Special Func­tion Register (SFR) space is shown in Table 1.
Note that not all of the addresses are occupied, and unoc­cupied addresses may not be implemented on the chip. Read accesses to these addresses will in general return random data, and write accesses will have an indetermi­nate effect.
User software should not write 1s to these unlisted loca­tions, since they may be used in future products to invoke new features. In th at case, th e reset or i nactive va lues of the new bits will always be 0.
4-196
AT89LV55
AT89LV55
Table 1.
0F8H 0FFH
0F0H
0E8H 0EFH
0E0H
0D8H 0DFH
0D0H
0C8H
0C0H 0C7H
0B8H
0B0H
0A8H
0A0H
AT89LV55 SFR Map and Reset Values
B
00000000
ACC
00000000
PSW
00000000
98H
90H
88H
80H
T2CON
00000000
IP
XX000000
P3
11111111
IE
0X000000
P2
11111111
SCON
00000000
P1
11111111
TCON
00000000
P0
11111111
T2MOD
XXXXXX00
SBUF
XXXXXXXX
TMOD
00000000
SP
00000111
RCAP2L
00000000
TL0
00000000
DPL
00000000
RCAP2H
00000000
TL1
00000000
DPH
00000000
TL2
00000000
TH0
00000000
TH2
00000000
TH1
00000000
PCON
0XXX0000
0F7H
0E7H
0D7H
0CFH
0BFH
0B7H
0AFH
0A7H
9FH
97H
8FH
87H
4-197
Table 2.
T2CON Address = 0C8H Reset Value = 0000 0000B Bit Addressable
T2CON—Timer/Counter 2 Control Register
TF2 EXF2 RCLK TCLK EXEN2 TR2 C/T2
Bit
Symbol Function
TF2 Timer 2 ove rflo w fla g set b y a Tim er 2 o v erfl ow an d m ust be clea red b y so ftwa re. TF2 will no t be set when eith er RCLK
EXF2 Timer 2 external flag set when either a capture or reload is caused by a negative transition on T2EX and EXEN2 = 1.
RCLK Receive clo ck enab le. Whe n set, caus es the serial port to use Timer 2 o v erflow pulses fo r its receiv e cl ock in serial port
TCLK Transmit clock enable. When set, causes the serial port to use Timer 2 overflow pulses for its transmit clock in serial
EXEN2 Timer 2 external enable. When set, allows a capture or reload to occur as a result of a negative transition on T2EX if
TR2 Start/Stop control for Timer 2. TR2 = 1 starts the timer. C/T2
CP/RL2
76543210
= 1 or TCLK = 1.
When Timer 2 interrupt is enabled, EXF2 = 1 will cause the CPU to vector to the Timer 2 interrupt routine. EXF2 must be cleared by software. EXF2 does not cause an interrupt in up/down counter mode (DCEN = 1).
Modes 1 and 3. RCLK = 0 causes Timer 1 overflow to be used for the receive clock.
port Modes 1 and 3. TCLK = 0 causes Timer 1 overflows to be used for the transmit clock.
Timer 2 is not being used to clock the serial port. EXEN2 = 0 causes Timer 2 to ignore events at T2EX.
Timer or counter select for Timer 2. C/T2 = 0 for timer function. C/T2 = 1 for external event counter (falling edge triggered).
Capture/Reload select. CP/RL2 = 1 causes captures to occur on negative tr ansiti ons at T2EX if EXEN2 = 1. CP/RL2 = 0 causes automatic reloads to occur when Timer 2 overflows or negative transitions occur at T2EX when EXEN2 = 1. When either RCLK or TCLK = 1, this bit is ignored and the timer is forced to auto-reload on Timer 2 overflow.
CP/RL2
Timer 0 and 1
Timer 0 and 1 in the AT89LV55 operate the same way as Timer 0 and Timer 1 in the AT 89C51 and AT89C52. F or further information, see the Microcontroller Data Book, sec­tion titled, “Timer Counters.”
Timer 2
Timer 2 is a 16-bit Timer/Counter that can operate as either a timer or an event counter. The type of operation is selected by bit C/T2 Timer 2 has three operating modes: capture, auto-reload (up or down counting), and baud rate generator. The modes are selected by bits in T2CON, as shown in Table 3.
Timer 2 consists of two 8- bi t regi st er s, TH2 and TL2. I n the Timer function, the TL2 r egister is incremented ever y machine cycle. Since a machine cycle consists of 12 oscil­lator periods, the count rate is 1/12 of the oscillator fre­quency.
In the Counter function, the register is incremented in response to a 1-to-0 transition at its corresponding external input pin, T2. In thi s func tion, the extern al i nput is sa mpled during S5P2 of every machin e cycle. When the samples
in the SFR T2 C ON (sh o w n i n Ta bl e 2).
show a high in one cycle and a low in the next cycle, the count is incremented. The new count value appears in the register during S3P1 of the cycle following the one in which the transition was detected. Since two machine cycles (24 oscillator perio ds ) ar e re qui red to recognize a 1-to -0 transi­tion, the maximum count rate is 1/24 of the oscillator fre­quency. To ensure that a given level is sampled at least once before it changes, the level should be held for at least one full machine cycle.
Table 3.
Timer 2 Operating Modes
RCLK + TCLK CP/RL2 TR2 MODE
0 0 1 16-bit Auto-Reload 0 1 1 16-bit Capture 1 X 1 Baud Rate
Generator
X X 0 (Off)
4-198
AT89LV55
AT89LV55
Capture Mode
In the capture mode, two option s are selected by bit EXEN2 in T2CON. If EXEN2 = 0, Timer 2 is a 16-bit timer or counter which upon overflow sets bit TF2 in T2CON. This bit can then be used to generate an interrupt. If EXEN2 = 1, Tim er 2 p erfor ms t he s ame op erati on, but a 1-
Figure 1.
Timer 2 in Capture Mode
to-0 transition at external input T2EX also causes the cur­rent value in TH2 and TL2 to be captured into RCAP2H and RCAP2L, respec tively. In addition, the tran sition at T2EX causes bit EXF2 in T2CON to be set. The EXF2 bit, li ke TF2, can generate an interrupt. The capture mode is illus­trated in Figure 1.
Auto-Reload (Up or Down Counter)
Timer 2 can be programmed to count up or down when configured in its 16-bit auto-reload mode. This feature is invoked by the DCEN (Down Counter Enable) bit located in the SFR T2MOD (see Table 4). Upon reset, the DCEN bit is set to 0 so that tim er 2 will default to count up. Wh en DCEN is set, Timer 2 can coun t up or down, depend ing on the value of the T2EX pin.
Figure 2 shows Timer 2 aut omatically counting u p when DCEN = 0. In this mod e, two options a re selecte d by bit EXEN2 in T2CON. If EXEN2 = 0, Tim er 2 counts up to 0FFFFH and then sets the TF2 bit upon overflow. The over­flow also causes the tim er r egi ste rs to be r e loa ded with the 16-bit value in RCAP2H and RCAP2L. The values in RCAP2H and RCAP2L are preset by software. If EXEN2 = 1, a 16-bit reload can be triggered either by an overflow or by a 1-to-0 transition at external input T2EX. This transition also sets the EXF2 bit. Both th e TF2 and EXF2 bits c an generate an interrupt if enabled.
Setting the DCEN bit ena ble s Ti mer 2 t o c ount up o r d own, as shown in Figure 3. In this mode, the T2EX pin controls the direction of the count. A logic 1 at T2EX makes Timer 2 count up. The timer will overflow at 0FFFFH and set the TF2 bit. This overflow also causes the 16-bit value in RCAP2H and RCAP2L to be reloaded into the timer regis­ters, TH2 and TL2, respectively.
A logic 0 at T2EX makes Timer 2 count down. The timer underflows when TH2 and TL2 equal the values stor ed in RCAP2H and RCAP2L. The underflow sets the TF2 bit and causes 0FFFFH to be reloaded into the timer registers.
The EXF2 bit toggles whenever Timer 2 overflows or underflows and can be used as a 17th bit of resolution. In this operating mode, EXF2 does not flag an interrupt.
4-199
Loading...
+ 16 hidden pages