PRELIMINARY
This document contains in formation on a product under development at Adv anced Micro Device s . The information
is intended to help you evaluate this product. AMD reserves the right to change or discontinue work on this proposed
product without notice.
Publication# 20510 Rev: D Amendment/+1
Issue Date: March 1998
Refer to AMD’s Website (www.amd.com) for the latest information.
Am29LV004
4 Megabit (512 K x 8-Bit)
CMOS 3.0 Volt-only Boot Sector Flash Memo r y
DISTINCTIVE CHARACTERISTICS
■ Single p ower supply operation
— Full vol t ag e r ange : 2. 7 t o 3.6 v o l t re ad an d w r ite
operations f or battery-powered app licati ons
— Regulated voltage range: 3.0 to 3.6 volt read
and write operations and for compatibility with
high performance 3.3 volt microprocessors
■ High performance
— Full voltage range: access times as fast as 100
ns
— Regulated voltage range: access times as fast
as 90 ns
■ Ultra low power consumptio n (typical values at
5 MHz)
— 200 nA Automatic Sleep mo de current
— 200 nA sta ndby mode current
— 10 mA read current
— 20 mA program/erase current
■ Flexible sector architecture
— One 16 Kbyte, two 8 Kbyte, one 32 Kbyte, and
seven 64 Kbyte sectors
— Supports full chip erase
— Sector Protection features:
A hardware method of locking a sector to
preve nt any program or erase operations within
that sector
Sectors can be locked via programming
equipment
T empor ary Sect or Unprote ct featu re allows c ode
changes in previously locked sectors
■ Top or bottom boot block configurations
available
■ Embedded Algorithms
— Embedded Erase al gorithm automatically
preprograms and erases the entire chi p or any
combination of designated sectors
— Embedded Program algorithm automatically
writes and verifies d ata at sp ecified addresses
■ Typical 1,000,000 write cycles per sector
(100,000 cycles minimum guaranteed)
■ Package option
— 40-pin TSOP
■ Compatibility with JEDEC standards
— Pinout and software compatible with single-
power supply Flash
— Superior inadvertent write p r otection
■ Data# Polling a nd toggle bits
— Provides a software method of detecting
program or erase operation completion
■ Ready/Bu sy # pin (RY/BY#)
— Provides a hardware method of detecting
program or erase cycle completion
■ Erase Su s pe nd/E r as e Resume
— Suspends an erase operation to read data from,
or program data to, a sector that is not being
erased, then resumes the erase operation
■ Hardware reset pin (RESET#)
— Hardware method to reset the device to reading
array data