Acer TravelMate 6493 Schematics

A
http://hobi-elektronika.net
1 1
B
C
D
E
Compal Confidential
2 2
JAQ10 M/B Schematics Document
Intel Penryn Processor with Cantiga + DDRIII + ICH9M
3 3
REV:1.0
4 4
Security Classification
Security Classification
2008-04-21
A
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
D
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
E
B
B
B
of
of
of
144Friday, July 04, 2008
144Friday, July 04, 2008
144Friday, July 04, 2008
5
http://hobi-elektronika.net
4
3
2
1
Compal confidential
File Name : JAQ10
D D
C C
LED
page 34
RTC CKT.
page 19
Power On/Off CKT.
page 31
DC/DC Interface CKT.
page 33
IEEE 1394-1
Docking CRT
DVI-D CNN
Docking DVI
LCD conn
page 17
CRT CNN
page 16
page 30
Analog SW PI5C330
Analog PI3HDMI412
IEEE 1394-2
USB 2.0
To Docking
PCI-e
PCI-e
Mini-Card 2
For 3G
SMBUS
10/100/1000
MODEM
USIM CNN
page 22
USB P7~8
Parallel Port
B B
Serial Port
To Docking
PS2 K/B
PS2 Mouse
Bottom Dock
VGA
S-Video
DEL TV Function
To Docking
DVI
S/PDIF
A A
Mic in/ Line in / Line out
Power JACK
5
Parallel Port
Serial Port
Thermal Sensor EMC1402-1
page 4
Fan Control
page 4
Dual Channel LVDS
7318
PCI-E BUS x 6
Mini-Card 1
WLAN
page 22
Analog Switch PI3L500-A
SIO IT8305E
page 28
FIR
page 29
To Docking
Track point
4
DVI BUS
Giga LAN
INTEL
BOAZ-LM
page 23
page 23
Transfomer GSL5009
page 23
RJ45 CONN
page 23
LPC BUS
PS2 K/B PS2 Mouse
Touch Pad CONN.
Mobile Penym
uFCPGA-478 CPU
page 4,5,6
H_A#(3..35) H_D#(0..63)
Intel Cantiga GM
FCBGA 1329
page 7,8,9,10,11,12
iTPM HDCP iAMT 4.0
Intel ICH9M-E
mBGA-676
page 18,19,20,21
LPC BUS
EnE KB926
PS2 BUS X 3
Int.KBD
page 33
page 34page 34
3
FSB
667/800/1066MHz 1.05V
DDR3 800/1066 MHz 1.5/0.75V
Dual Channel
DMI X4
PCI BUS
USB2.0 x 12
Azalia
SB SPI
SPI ROM
MX25L6405D
4MB X 1 or 2MB X 2 ??
page 33
SATA BUS X 6
EC SPI
1 or 2 SATA BUS
SPI ROM
MX25L1005
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Compal Secret Data
Compal Secret Data
Compal Secret Data
CK505
Clock Generator SLG8SP553V
page 15
USB P4~6 USB P3
USB P1 USB P0
USB Port X 3
Fingerprinter USB x1 AES1610
MDC Module
Audio CKT
ALC 268
2.5" SATA HDD Connector 0
M/B MediaBay CNN
Deciphered Date
Deciphered Date
Deciphered Date
DEV MediaBay CNN
2
DDR3-SO-DIMM X2
BANK 0, 1, 2, 3
TI 1394A TSB43AB22A
OZ711MZ0
Card BUS / Reader Controller
page28
page 25
page 24
page 22
ODD / HDD Board
page 13,14
1394-1 1394-2
To Docking
Card reader 5 in 1 Slot
PCMCIA
CONN
Smart Card
BT Conn USB x 1
USB x1(Camara)
RJ11 Conn
page 29
APA2057
page 26
on LVDS CNN
page28
To Docking
HP JACK MIC JACK
To Docking
2.5" SATA HDD Connector
SATA ODD Connector
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
C
C
C
401559
401559
401559
Date: Sheet
Date: Sheet
Date: Sheet
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
244Friday, July 04, 2008
244Friday, July 04, 2008
1
244Friday, July 04, 2008
B
B
B
of
of
of
Montevina Commercial UMA
A
http://hobi-elektronika.net
Voltage Rails
Power Plane
VIN
1 1
2 2
B+ +CPU_CORE +0.75VS +1.05VS +1.05VM +1.5V +1.5VS +1.8VS
+3VALW +3V_LAN +3VS +5VALW +5VS +VSB +RTCVCC
Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.
Description
Adapter power supply (19V) AC or battery power rail for power circuit. Core voltage for CPU
0.75VS power rail for DDR3 terminator
1.05V switched power rail
1.05VM switched power rail
1.5V power rail for HDA
1.5V switched power rail
1.8V switched power rail
3.3V always on power rail
3.3V power rail for LAN
3.3V switched power rail 5V always on power rail 5V switched power rail VSB always on power rail RTC power
B
S1 S3/M1 S5/M1
N/A N/A N/A
ON ON ON ON ON ON ON ON
ON ON ON ON ON ON ON ON
N/AN/AN/A
OFF
OFF
OFF/ON
OFF/ON
OFF OFF
OFF/ON
OFF/ON
OFF/ON
OFF OFF
OFF
OFF
ON ON*
OFF/ON OFF/ON
OFF
OFF
ON
OFF
OFF
ON*
ON ON ON*
C
STATE
SIGNAL
Full ON
S1(Power On Suspend)
S3 (Suspend to RAM)
S4 (Suspend to Disk)
S5 (Soft OFF)
SLP_S1# SLP_S3#
SLP_S4# SLP_S5# +VALW +V +VS Clock
HIGH HIGH HIGH HIGH
LOW
LOW
LOW
LOW LOW LOW LOW
HIGH
LOWLOWLOW
D
HIGHHIGHHIGH
HIGH
HIGH
Board ID / SKU ID Table for AD channel
Vcc 3.3V +/- 5%
Board ID
0 1 2 3 4 5 6 7 NC
100K +/- 5%Ra/Rc/Re
Rb / Rd / Rf V min
0
8.2K +/- 5% 18K +/- 5% 33K +/- 5% 56K +/- 5% 100K +/- 5% 200K +/- 5%
AD_BID
0 V
0.216 V 0.250 V 0.289 V
0.436 V
0.712 V
1.036 V
1.453 V 1.650 V 1.759 V
1.935 V
2.500 V
V typ
ON
ON
ON
OFF
OFF
V
AD_BID
ON ON
ON
OFF
OFF
OFF
ON
ON
ON
ON
ON
AD_BID
0 V 0 V
0.503 V
0.819 V
0.538 V
0.875 V
1.185 V 1.264 V
2.200 V
3.300 V
2.341 V
3.300 V
E
LOW
OFF
OFF
OFF
max
BOARD ID Table BTO Option Table
External PCI Devices
Device
1394 TI AD21 3 PIRQ-F
PCMCIA + Card Reader + Small Card AD22
IDSEL#
REQ#/GNT#
2
Interrupts
PIRQ-E
Board ID
0 1 2 3 4
External PCI-e Devices
Device
MINI CARD1 WLAN MINI CARD2 3G DOCKING PCI-E P5
3 3
INTEL GIGA LAN
PORT NO.
P1 P2
P6
Interrupts
?? ?? ?? ??
5 6 7
PCB Revision
0.1
0.2
0.3
1.0 1A
BTO Item BOM Structure
Discrete
UMA
PM@ GM@
CIR CIR@ 8111C 8111C@ 8102E 8102E@ ALC888VC ALC888VB ALC268
888VC@ 888VB@ 268@
EC SM Bus1 address
Device
Smart Battery
Address Address
EC SM Bus2 address
Device
ADI ADM1032 GMT G781-1
1001 100X b0001 011X b 1001 101X b
ICH9M SM Bus address
Device
Clock Generator
4 4
(ICS9LPRS365) DDR DIMM0 DDR DIMM2
HDMI Analog S/W
A
Address
1101 001Xb
1001 000Xb 1001 010Xb
1100 000Xb
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
B
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C
2007/09/20 2008/09/20
2007/09/20 2008/09/20
2007/09/20 2008/09/20
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
B
B
B
Date: Sheet
Date: Sheet
D
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
B
B
B
of
of
of
344Friday, July 04, 2008
344Friday, July 04, 2008
344Friday, July 04, 2008
E
5
http://hobi-elektronika.net
4
3
2
1
D D
XDP_TDI
C3
C3
1 2
2200P_0402_50V7K
2200P_0402_50V7K
330_0402_5%
330_0402_5%
R1034
R1034
XDP_TMS XDP_BPM#5
XDP_TRST# XDP_TCK
+3VS
1
2
0.1U_0402_16V4ZC20.1U_0402_16V4Z
+5VS
12
CONN@
H_A#[3..16](7)
H_ADSTB#0(7)
H_REQ#0(7) H_REQ#1(7) H_REQ#2(7) H_REQ#3(7) H_REQ#4(7)
C C
B B
A A
H_A#[17..35](7)
H_ADSTB#1(7)
H_A20M#(19)
H_FERR#(19)
H_IGNNE#(19) H_STPCLK#(19)
H_INTR(19)
H_NMI(19) H_SMI#(19)
+VCCP
B
B
E
H_PROCHOT# OCP#
H_IERR#
E
3 1
Q2
@
Q2
@
MMBT3904_SOT23
MMBT3904_SOT23
+VCCP
12
@
@
R17
R17 56_0402_5%
56_0402_5%
2
C
C
R18
R18 56_0402_5%
56_0402_5%
<BOM Structure>
<BOM Structure>
1 2
5
H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_ADSTB#0
H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4
H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35 H_ADSTB#1
H_A20M# H_FERR# H_IGNNE#
H_STPCLK# H_INTR H_NMI H_SMI#
CONN@
JP2A
JP2A
J4
A[3]#
L5
A[4]#
L4
A[5]#
K5
A[6]#
M3
A[7]#
N2
A[8]#
J1
A[9]#
N3
A[10]#
P5
A[11]#
P2
A[12]#
L2
A[13]#
P4
A[14]#
P1
A[15]#
R1
A[16]#
M1
ADSTB[0]#
K3
REQ[0]#
H2
REQ[1]#
K2
REQ[2]#
J3
REQ[3]#
L1
REQ[4]#
Y2
A[17]#
U5
A[18]#
R3
A[19]#
W6
A[20]#
U4
A[21]#
Y5
A[22]#
U1
A[23]#
R4
A[24]#
T5
A[25]#
T3
A[26]#
W2
A[27]#
W5
A[28]#
Y4
A[29]#
U2
A[30]#
V4
A[31]#
W3
A[32]#
AA4
A[33]#
AB2
A[34]#
AA3
A[35]#
V1
ADSTB[1]#
A6
A20M#
A5
FERR#
C4
IGNNE#
D5
STPCLK#
C6
LINT0
B4
LINT1
A3
SMI#
M4
RSVD[01]
N5
RSVD[02]
T2
RSVD[03]
V3
RSVD[04]
B2
RSVD[05]
D2
RSVD[06]
D22
RSVD[07]
D3
RSVD[08]
F6
RSVD[09]
Penryn
Penryn
OCP# (20)
ADDR GROUP_0
ADDR GROUP_0
ADS#
BNR#
BPRI#
DEFER#
DRDY# DBSY#
BR0#
IERR#
INIT#
LOCK#
CONTROL
CONTROL
RESET#
RS[0]# RS[1]# RS[2]#
TRDY#
HIT#
HITM#
ADDR GROUP_1
ADDR GROUP_1
BPM[0]# BPM[1]# BPM[2]# BPM[3]#
PRDY# PREQ#
TCK
TDI TDO TMS
TRST#
DBR#
XDP/ITP SIGNALS
XDP/ITP SIGNALS
THERMAL
THERMAL
PROCHOT#
THERMDA THERMDC
ICH
ICH
THERMTRIP#
H CLK
H CLK
BCLK[0] BCLK[1]
RESERVED
RESERVED
H1 E2 G5
H5 F21 E1
F1 D20
B3 H4 C1
F3 F4 G3 G2
G6 E4
AD4 AD3 AD1 AC4 AC2 AC1 AC5 AA6 AB3 AB5 AB6 C20
D21 A24 B25
C7
A22 A21
H_ADS# H_BNR# H_BPRI#
H_DEFER# H_DRDY# H_DBSY#
H_BR0# H_IERR#
H_INIT# H_LOCK# H_RESET#
H_RS#0 H_RS#1 H_RS#2 H_TRDY#
H_HIT# H_HITM#
XDP_BPM#5 XDP_TCK XDP_TDI
XDP_TMS XDP_TRST# XDP_DBRESET#
H_PROCHOT#
H_THERMDC_R H_THERMTRIP#
CLK_CPU_BCLK CLK_CPU_BCLK#
4
H_ADS# (7) H_BNR# (7)
H_BPRI# (7)
H_DEFER# (7) H_DRDY# (7) H_DBSY# (7)
H_BR0# (7)
T1
PADT1PAD
H_INIT# (19) H_LOCK# (7) H_RESET# (7)
H_RS#0 (7)
H_RS#1 (7)
H_RS#2 (7)
H_TRDY# (7)
H_HIT# (7) H_HITM# (7)
T14
T14
PAD
PAD
T15
T15
PAD
PAD
T16
T16
PAD
PAD
T17
T17
PAD
PAD
T18
T18
PAD
PAD
T19
T19
PAD
PAD
R13 68_0402_5%R13 68_0402_5%
1 2
R14 0_0402_5%R14 0_0402_5%
1 2
R15 0_0402_5%R15 0_0402_5%
1 2
H_THERMTRIP# (7,19)
CLK_CPU_BCLK (15) CLK_CPU_BCLK# (15)
H_THERMDA, H_THERMDC routing together, Trace width / Spacing = 10 / 10 mil
XDP_DBRESET# (20)
+VCCP
H_THERMDAH_THERMDA_R H_THERMDC
2007/09/011
+VCC_FAN1
EN_FAN1(33)
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
EN_FAN1
ADD RC Delay 04/09
Deciphered Date
Deciphered Date
Deciphered Date
R60 150_0402_1%R60 150_0402_1% R50 39_0402_1%R50 39_0402_1% R61 54.9_0402_1%
R61 54.9_0402_1%
R62 56_0402_5%R62 56_0402_5% R49 54.9_0402_1%R49 54.9_0402_1%
C2
H_THERMDA H_THERMDC
C638
C638
1 2
10U_0805_10V4Z
10U_0805_10V4Z
U19
U19
1
VEN
2
VIN
3
VO
4
VSET
2
APL5605KC-TRL
APL5605KC-TRL
C220
C220
0.1U_0402_16V7K
0.1U_0402_16V7K
1
FAN_SPEED1(33)
2
1 2 1 2 1 2
@
@ 1 2 1 2
U1
U1
1
VDD
2
D+
3
D-
4
THERM
ADT7421ARMZ-REEL_MSOP8
ADT7421ARMZ-REEL_MSOP8
SA00001Z700
SA00001Z700
Address:100_1100
GND GND GND GND
+3VS
+VCCP
SMB_EC_CK2
SCLK
SDATA
ALERT/THERM2
GND
8 7 6 5
SMB_EC_DA2
SMB_EC_CK2 (33,38) SMB_EC_DA2 (33,38)
FAN1 Conn
+5VS
change D54 and C639 4/9
8 7 6 5
12
R538
R538 10K_0402_5%
10K_0402_5%
1
C641
C641 1000P_0402_50V7K
1000P_0402_50V7K
2
40mil
+VCC_FAN1
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
401559
401559
401559
Date: Sheet
Date: Sheet
Date: Sheet
2
3
D54
D54 DAN217_SC59
DAN217_SC59
1
C639
C639
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
1 2
C640
C640
1000P_0402_50V7K
1000P_0402_50V7K
1 2
JP32
JP32
1 2 3
ACES_85205-03001
ACES_85205-03001
ME@
ME@
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
1
B
B
B
of
of
of
444Friday, July 04, 2008
444Friday, July 04, 2008
444Friday, July 04, 2008
5
http://hobi-elektronika.net
4
3
2
1
CONN@
H_D#[0..15](7)
D D
H_DSTBN#0(7) H_DSTBP#0(7) H_DINV#0(7) H_D#[16..31](7)
C C
R21 1K_0402_5%@R21 1K_0402_5%@ R22 1K_0402_5%@R22 1K_0402_5%@
H_DSTBN#1(7) H_DSTBP#1(7) H_DINV#1(7)
1 2 1 2
CPU_BSEL0(15) CPU_BSEL1(15) CPU_BSEL2(15)
PADT2PAD PADT3PAD PADT4PAD PADT5PAD PADT6PAD
T2 T3 T4 T5 T6
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_DSTBN#0 H_DSTBP#0 H_DINV#0
H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_DSTBN#1 H_DSTBP#1 H_DINV#1
V_CPU_GTLREF
TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 TEST7 CPU_BSEL0 CPU_BSEL1 CPU_BSEL2
layout note: Route TEST3 & TEST5 traces on ground referenced layer to the TPs
CPU_BSEL CPU_BSEL2 CPU_BSEL1
B B
166
200
01
0
1
266 0 0 0
CONN@
JP2B
JP2B
E22 F24 E26
G22
F23
G25
E25 E23 K24
G24
J24 J23 H22 F26 K22 H23 J26
H26 H25
N22 K25 P26 R23 L23
M24
L22
M23
P25 P23 P22 T24
R24
L25 T25
N25
L26
M26 N24
AD26
C23 D25 C24
AF26
AF1
A26
C3 B22 B23
C21
Penryn
Penryn
CPU_BSEL0
D[0]# D[1]# D[2]# D[3]# D[4]# D[5]# D[6]# D[7]# D[8]# D[9]# D[10]# D[11]# D[12]# D[13]# D[14]# D[15]# DSTBN[0]# DSTBP[0]# DINV[0]#
D[16]# D[17]# D[18]# D[19]# D[20]# D[21]# D[22]# D[23]# D[24]# D[25]# D[26]# D[27]# D[28]# D[29]# D[30]# D[31]# DSTBN[1]# DSTBP[1]# DINV[1]#
GTLREF TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 TEST7 BSEL[0] BSEL[1] BSEL[2]
1
0
DATA GRP 0
DATA GRP 0
MISC
MISC
DATA GRP 1
DATA GRP 1
D[32]# D[33]# D[34]# D[35]# D[36]# D[37]# D[38]# D[39]# D[40]#
DATA GRP 2DATA GRP 3
DATA GRP 2DATA GRP 3
D[41]# D[42]# D[43]# D[44]# D[45]# D[46]#
D[47]# DSTBN[2]# DSTBP[2]#
DINV[2]#
D[48]#
D[49]#
D[50]#
D[51]#
D[52]#
D[53]#
D[54]#
D[55]#
D[56]#
D[57]#
D[58]#
D[59]#
D[60]#
D[61]#
D[62]#
D[63]# DSTBN[3]# DSTBP[3]#
DINV[3]# COMP[0]
COMP[1] COMP[2] COMP[3]
DPRSTP#
DPSLP# DPWR#
PWRGOOD
SLP#
PSI#
Y22 AB24 V24 V26 V23 T22 U25 U23 Y25 W22 Y23 W24 W25 AA23 AA24 AB25 Y26 AA26 U22
AE24 AD24 AA21 AB22 AB21 AC26 AD20 AE22 AF23 AC25 AE21 AD21 AC22 AD23 AF22 AC23 AE25 AF24 AC20
R26 U26 AA1 Y1
E5 B5 D24 D6 D7 AE6
V_CPU_GTLREF
H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_DSTBN#2 H_DSTBP#2 H_DINV#2
H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63 H_DSTBN#3 H_DSTBP#3 H_DINV#3
COMP0 COMP1 COMP2 COMP3
H_DPRSTP# H_DPSLP# H_DPWR# H_PWRGOOD H_CPUSLP# H_PSI#
+VCCP
12
R27
R27 1K_0402_1%
1K_0402_1%
12
R29
R29 2K_0402_1%
2K_0402_1%
H_D#[32..47] (7)
H_DSTBN#2 (7) H_DSTBP#2 (7) H_DINV#2 (7) H_D#[48..63] (7)
H_DSTBN#3 (7) H_DSTBP#3 (7) H_DINV#3 (7)
H_DPRSTP# (7,19,42)
H_DPSLP# (19) H_DPWR# (7) H_PWRGOOD (19)
H_CPUSLP# (7) H_PSI# (42)
R25
R24
R24
12
54.9_0402_1%
54.9_0402_1%
27.4_0402_1%
27.4_0402_1%
R25
12
27.4_0402_1%
27.4_0402_1%
R23
R23
12
54.9_0402_1%
54.9_0402_1%
Resistor placed within
0.5" of CPU pin.Trace should be at least 25 mils away from any other toggling signal. COMP[0,2] trace width is 18 mils. COMP[1,3] trace width is 4 mils.
+VCC_CORE +VCC_CORE
R26
R26
12
AA10 AA12 AA13 AA15 AA17 AA18 AA20
AC10 AB10 AB12 AB14 AB15 AB17 AB18
CONN@
CONN@
JP2C
JP2C
A7
VCC[001]
A9
VCC[002]
A10
VCC[003]
A12
VCC[004]
A13
VCC[005]
A15
VCC[006]
A17
VCC[007]
A18
VCC[008]
A20
VCC[009]
B7
VCC[010]
B9
VCC[011]
B10
VCC[012]
B12
VCC[013]
B14
VCC[014]
B15
VCC[015]
B17
VCC[016]
B18
VCC[017]
B20
VCC[018]
C9
VCC[019]
C10
VCC[020]
C12
VCC[021]
C13
VCC[022]
C15
VCC[023]
C17
VCC[024]
C18
VCC[025]
D9
VCC[026]
D10
VCC[027]
D12
VCC[028]
D14
VCC[029]
D15
VCC[030]
D17
VCC[031]
D18
VCC[032]
E7
VCC[033]
E9
VCC[034]
E10
VCC[035]
E12
VCC[036]
E13
VCC[037]
E15
VCC[038]
E17
VCC[039]
E18
VCC[040]
E20
VCC[041]
F7
VCC[042]
F9
VCC[043]
F10
VCC[044]
F12
VCC[045]
F14
VCC[046]
F15
VCC[047]
F17
VCC[048]
F18
VCC[049]
F20
VCC[050]
AA7
VCC[051]
AA9
VCC[052] VCC[053] VCC[054] VCC[055] VCC[056] VCC[057] VCC[058] VCC[059]
AB9
VCC[060] VCC[061] VCC[062] VCC[063] VCC[064] VCC[065] VCC[066] VCC[067]
Penryn
Penryn
VCC[068] VCC[069] VCC[070] VCC[071] VCC[072] VCC[073] VCC[074] VCC[075] VCC[076] VCC[077] VCC[078] VCC[079] VCC[080] VCC[081] VCC[082] VCC[083] VCC[084] VCC[085] VCC[086] VCC[087] VCC[088] VCC[089] VCC[090] VCC[091] VCC[092] VCC[093] VCC[094] VCC[095] VCC[096] VCC[097] VCC[098] VCC[099] VCC[100]
VCCP[01] VCCP[02] VCCP[03] VCCP[04] VCCP[05] VCCP[06] VCCP[07] VCCP[08] VCCP[09] VCCP[10] VCCP[11] VCCP[12] VCCP[13] VCCP[14] VCCP[15] VCCP[16]
VCCA[01] VCCA[02]
VID[0] VID[1] VID[2] VID[3] VID[4] VID[5] VID[6]
VCCSENSE
VSSSENSE
AB20 AB7 AC7 AC9 AC12 AC13 AC15 AC17 AC18 AD7 AD9 AD10 AD12 AD14 AD15 AD17 AD18 AE9 AE10 AE12 AE13 AE15 AE17 AE18 AE20 AF9 AF10 AF12 AF14 AF15 AF17 AF18 AF20
G21 V6 J6 K6 M6 J21 K21 M21 N21 N6 R21 R6 T21 T6 V21 W21
B26 C26
AD6 AF5 AE5 AF4 AE3 AF3 AE2
AF7
AE7
.
.
DEL R19 R20 4/9
CPU_VID0 (42) CPU_VID1 (42) CPU_VID2 (42) CPU_VID3 (42) CPU_VID4 (42) CPU_VID5 (42) CPU_VID6 (42)
VCCSENSE
VSSSENSE
VCCSENSE (42)
VSSSENSE (42)
Length match within 25 mils.
+VCCP
1
+
+
C6
C6 330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
2
0814 Change to 220uF 0819 Change to C_D2E
1
2
10U_0805_6.3V6MC710U_0805_6.3V6M
1
C7
C8
2
0.01U_0402_16V7KC80.01U_0402_16V7K
Near pin B26
+1.5VS
The trace width/space/other is 20/7/25.
+VCC_CORE
R28 100_0402_1%R28 100_0402_1%
1 2
R30 100_0402_1%R30 100_0402_1%
1 2
VCCSENSE
VSSSENSE
Close to CPU pin AD26 within 500mils.
A A
Security Classification
Security Classification
5
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Deciphered Date
Deciphered Date
Deciphered Date
2
Close to CPU pin within 500mils.
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
of
of
of
544Friday, July 04, 2008
544Friday, July 04, 2008
544Friday, July 04, 2008
B
B
B
5
http://hobi-elektronika.net
D D
C C
B B
CONN@
CONN@
JP2D
JP2D
A4
VSS[001]
A8
VSS[002]
A11
VSS[003]
A14
VSS[004]
A16
VSS[005]
A19
VSS[006]
A23
VSS[007]
AF2
VSS[008]
B6
VSS[009]
B8
VSS[010]
B11
VSS[011]
B13
VSS[012]
B16
VSS[013]
B19
VSS[014]
B21
VSS[015]
B24
VSS[016]
C5
VSS[017]
C8
VSS[018]
C11
VSS[019]
C14
VSS[020]
C16
VSS[021]
C19
VSS[022]
C2
VSS[023]
C22
VSS[024]
C25
VSS[025]
D1
VSS[026]
D4
VSS[027]
D8
VSS[028]
D11
VSS[029]
D13
VSS[030]
D16
VSS[031]
D19
VSS[032]
D23
VSS[033]
D26
VSS[034]
E3
VSS[035]
E6
VSS[036]
E8
VSS[037]
E11
VSS[038]
E14
VSS[039]
E16
VSS[040]
E19
VSS[041]
E21
VSS[042]
E24
VSS[043]
F5
VSS[044]
F8
VSS[045]
F11
VSS[046]
F13
VSS[047]
F16
VSS[048]
F19
VSS[049]
F2
VSS[050]
F22
VSS[051]
F25
VSS[052]
G4
VSS[053]
G1
VSS[054]
G23
VSS[055]
G26
VSS[056]
H3
VSS[057]
H6
VSS[058]
H21
VSS[059]
H24
VSS[060]
J2
VSS[061]
J5
VSS[062]
J22
VSS[063]
J25
VSS[064]
K1
VSS[065]
K4
VSS[066]
K23
VSS[067]
K26
VSS[068]
L3
VSS[069]
L6
VSS[070]
L21
VSS[071]
L24
VSS[072]
M2
VSS[073]
M5
VSS[074]
M22
VSS[075]
M25
VSS[076]
N1
VSS[077]
N4
VSS[078]
N23
VSS[079]
N26
VSS[080] VSS[081]P3VSS[162]
Penryn
Penryn
VSS[082] VSS[083] VSS[084] VSS[085] VSS[086] VSS[087] VSS[088] VSS[089] VSS[090] VSS[091] VSS[092] VSS[093] VSS[094] VSS[095] VSS[096] VSS[097] VSS[098] VSS[099] VSS[100] VSS[101] VSS[102] VSS[103] VSS[104] VSS[105] VSS[106] VSS[107] VSS[108] VSS[109] VSS[110] VSS[111] VSS[112] VSS[113] VSS[114] VSS[115] VSS[116] VSS[117] VSS[118] VSS[119] VSS[120] VSS[121] VSS[122] VSS[123] VSS[124] VSS[125] VSS[126] VSS[127] VSS[128] VSS[129] VSS[130] VSS[131] VSS[132] VSS[133] VSS[134] VSS[135] VSS[136] VSS[137] VSS[138] VSS[139] VSS[140] VSS[141] VSS[142] VSS[143] VSS[144] VSS[145] VSS[146] VSS[147] VSS[148] VSS[149] VSS[150] VSS[151] VSS[152] VSS[153] VSS[154] VSS[155] VSS[156] VSS[157] VSS[158] VSS[159] VSS[160] VSS[161]
VSS[163]
P6 P21 P24 R2 R5 R22 R25 T1 T4 T23 T26 U3 U6 U21 U24 V2 V5 V22 V25 W1 W4 W23 W26 Y3 Y6 Y21 Y24 AA2 AA5 AA8 AA11 AA14 AA16 AA19 AA22 AA25 AB1 AB4 AB8 AB11 AB13 AB16 AB19 AB23 AB26 AC3 AC6 AC8 AC11 AC14 AC16 AC19 AC21 AC24 AD2 AD5 AD8 AD11 AD13 AD16 AD19 AD22 AD25 AE1 AE4 AE8 AE11 AE14 AE16 AE19 AE23 AE26 A2 AF6 AF8 AF11 AF13 AF16 AF19 AF21 A25 AF25
.
.
4
+VCC_CORE
Place these capacitors on L8 (North side,Secondary Layer)
+VCC_CORE
Place these capacitors on L8 (North side,Secondary Layer)
+VCC_CORE
Place these capacitors on L8 (Sorth side,Secondary Layer)
+VCC_CORE
Place these capacitors on L8 (Sorth side,Secondary Layer)
Mid Frequence Decoupling
Near CPU CORE regulator
+VCC_CORE
C41
C41
330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
1
C46
C46
0.1U_0402_10V6K
0.1U_0402_10V6K
2
+VCCP
1
C45
C45
0.1U_0402_10V6K
0.1U_0402_10V6K
2
330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
1
+
+
2
1
C10
C10 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C18
C18 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C26
C26 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C34
C34 10U_0805_6.3V6M
10U_0805_6.3V6M
2
330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
1
+
+
C43
C43
2
330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
1
C9
C9 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C17
C17 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C25
C25 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C33
C33 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
+
+
C42
C42
2
0814 Change to C_D2E
Place these inside socket cavity on L8 (North side Secondary)
1
C47
C47
0.1U_0402_10V6K
0.1U_0402_10V6K
2
3
1
C11
C11 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C19
C19 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C27
C27 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C35
C35 10U_0805_6.3V6M
10U_0805_6.3V6M
2
ESR <= 1.5m ohm Capacitor > 1980uF
1
+
+
C44
C44
2
1
C48
C48
0.1U_0402_10V6K
0.1U_0402_10V6K
2
1
C12
C12 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C20
C20 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C28
C28 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C36
C36 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C49
C49
0.1U_0402_10V6K
0.1U_0402_10V6K
2
1
C13
C13 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C21
C21 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C29
C29 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C37
C37 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C50
C50
0.1U_0402_10V6K
0.1U_0402_10V6K
2
2
1
C14
C14 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C22
C22 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C30
C30 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C38
C38 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C15
C15 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C23
C23 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C31
C31 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
C39
C39 10U_0805_6.3V6M
10U_0805_6.3V6M
2
1
DEL 330U 1017
A A
Security Classification
Security Classification
5
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
B
B
B
of
of
of
644Friday, July 04, 2008
644Friday, July 04, 2008
644Friday, July 04, 2008
5
http://hobi-elektronika.net
U2A
AD14
AA13 AA11
AD11 AD10 AD13 AE12
AE14
AE11
M11
N12
P13
N10
Y10 Y12 Y14
AA8
AA9
AE9 AA2 AD8 AA3 AD3 AD7
AF3 AC1 AE3 AC3
AE8 AG2 AD6
C12 E11
A11 B11
F2 G8 F8
E6 G2 H6 H2
F6 D4 H3 M9
J1
J2
J6
P2
L2 R2 N9
L6 M5
J3 N2 R1 N5 N6
N8
L7 M3
Y3
Y6
Y7 W2
Y9
C5
E3
U2A
H_D#_0 H_D#_1 H_D#_2 H_D#_3 H_D#_4 H_D#_5 H_D#_6 H_D#_7 H_D#_8 H_D#_9 H_D#_10 H_D#_11 H_D#_12 H_D#_13 H_D#_14 H_D#_15 H_D#_16 H_D#_17 H_D#_18 H_D#_19 H_D#_20 H_D#_21 H_D#_22 H_D#_23 H_D#_24 H_D#_25 H_D#_26 H_D#_27 H_D#_28 H_D#_29 H_D#_30 H_D#_31 H_D#_32 H_D#_33 H_D#_34 H_D#_35 H_D#_36 H_D#_37 H_D#_38 H_D#_39 H_D#_40 H_D#_41 H_D#_42 H_D#_43 H_D#_44 H_D#_45 H_D#_46 H_D#_47 H_D#_48 H_D#_49 H_D#_50 H_D#_51 H_D#_52 H_D#_53 H_D#_54 H_D#_55 H_D#_56 H_D#_57 H_D#_58 H_D#_59 H_D#_60 H_D#_61 H_D#_62 H_D#_63
H_SWING H_RCOMP
H_CPURST# H_CPUSLP#
H_AVREF H_DVREF
CANTIGA_1p0
CANTIGA_1p0
+VCCP
12
R46
R46
221_0603_1%
221_0603_1%
12
R54
R54
100_0402_1%
100_0402_1%
Near B3 pinwithin 100 mils from NB
0.1U_0402_16V4Z
0.1U_0402_16V4Z
H_SWNG
1
C59
C59
2
HOST
HOST
+1.05VM
ME_CLK
+3VM
H_ADSTB#_0 H_ADSTB#_1
H_DEFER#
HPLL_CLK
HPLL_CLK#
H_DPWR#
H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3
H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3
H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3
H_REQ#_0 H_REQ#_1 H_REQ#_2 H_REQ#_3 H_REQ#_4
H_D#[0..63](5)
D D
C C
H_RESET#(4)
H_CPUSLP#(5)
B B
Layout Note: H_RCOMP / H_VREF / H_SWNG
trace width and spacing is 10/20
+VCCP
12
R45
R45
1K_0402_1%
1K_0402_1%
12
2K_0402_1%
2K_0402_1%
A A
H_VREF
1
C58
C58
R52
R52
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63
H_SWNG H_RCOMP
H_RESET# H_CPUSLP#
H_VREF
H_RCOMP
12
R53
R53
24.9_0402_1%
24.9_0402_1%
5
A14
H_A#_3
C15
H_A#_4
F16
H_A#_5
H13
H_A#_6
C18
H_A#_7
M16
H_A#_8
J13
H_A#_9
P16
H_A#_10
R16
H_A#_11
N17
H_A#_12
M13
H_A#_13
E17
H_A#_14
P17
H_A#_15
F17
H_A#_16
G20
H_A#_17
B19
H_A#_18
J16
H_A#_19
E20
H_A#_20
H16
H_A#_21
J20
H_A#_22
L17
H_A#_23
A17
H_A#_24
B17
H_A#_25
L16
H_A#_26
C21
H_A#_27
J17
H_A#_28
H20
H_A#_29
B18
H_A#_30
K17
H_A#_31
B20
H_A#_32
F21
H_A#_33
K21
H_A#_34
L20
H_A#_35
H12
H_ADS#
B16 G17 A9
H_BNR#
F11
H_BPRI#
G12
H_BREQ#
E9 B10
H_DBSY#
AH7 AH6 J11 F9
H_DRDY#
H9
H_HIT#
E12
H_HITM#
H11
H_LOCK#
C9
H_TRDY#
J8 L3 Y13 Y1
L10 M7 AA5 AE6
L9 M8 AA6 AE5
B15 K13 F13 B13 B14
B6
H_RS#_0
F12
H_RS#_1
C8
H_RS#_2
U37
U37
1
CE#
3
WP#
7
HOLD#
4
VSS
MX25L8005M2C-15G_SOP8
MX25L8005M2C-15G_SOP8
SA00002C100
SA00002C100
@
@
4
H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35
H_ADS# H_ADSTB#0 H_ADSTB#1 H_BNR# H_BPRI# H_BR0# H_DEFER# H_DBSY# CLK_MCH_BCLK CLK_MCH_BCLK# H_DPWR# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY#
H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3
H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3
H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3
H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4
H_RS#0 H_RS#1 H_RS#2
4
H_A#[3..35] (4)
SMRCOMP_VOH
H_ADS# (4) H_ADSTB#0 (4) H_ADSTB#1 (4) H_BNR# (4) H_BPRI# (4) H_BR0# (4) H_DEFER# (4) H_DBSY# (4) CLK_MCH_BCLK (15) CLK_MCH_BCLK# (15) H_DPWR# (5) H_DRDY# (4) H_HIT# (4) H_HITM# (4) H_LOCK# (4) H_TRDY# (4)
H_DINV#0 (5) H_DINV#1 (5) H_DINV#2 (5) H_DINV#3 (5)
H_DSTBN#0 (5) H_DSTBN#1 (5) H_DSTBN#2 (5) H_DSTBN#3 (5)
H_DSTBP#0 (5) H_DSTBP#1 (5) H_DSTBP#2 (5) H_DSTBP#3 (5)
H_REQ#0 (4) H_REQ#1 (4) H_REQ#2 (4) H_REQ#3 (4) H_REQ#4 (4)
H_RS#0 (4) H_RS#1 (4) H_RS#2 (4)
PM_EXTTS#0_1(13,14)
ICH_PWROK(20)
PLT_RST#(18,22)
H_THERMTRIP#(4,19)
Layout Note: V_DDR_MCH_REF trace width and spacing is 20/20.
ME_TDO
8
VDD SCK
SO
ME_TMS
6
ME_TDI
5
SI
2
3
DDR3
+1.5V
1
1
C51
C51
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
2
1
C53
C53
2
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
DPRSLPVR(20,42)
+V_DDR3_MCH_REF
12
C52
C52
R31
R31 1K_0402_1%
1K_0402_1%
0.01U_0402_25V7K
0.01U_0402_25V7K
2
12
R32
R32
3.01K_0402_1%
3.01K_0402_1%
NA lead free
12
R33
R33
1
1K_0402_1%
1K_0402_1%
C54
C54
2
0.01U_0402_25V7K
0.01U_0402_25V7K
PM_EXTTS#0
PM_EXTTS#0_1_R
CLKREQ#_7
MCH_CLKSEL0(15) MCH_CLKSEL1(15) MCH_CLKSEL2(15)
@
@
R1386 10K_0402_5%
R1386 10K_0402_5%
1 2 1 2
R1387 10K_0402_5%
R1387 10K_0402_5%
@
@
DDR3
PM_EXTTS#0_1
0.1U_0402_16V4Z
0.1U_0402_16V4Z
R539 0_0402_5%R539 0_0402_5%
1 2
R66 0_0402_5%R66 0_0402_5% R520 0_0402_5%R520 0_0402_5%
+1.5V
12
Issued Date
Issued Date
Issued Date
12
1
C57
C57
2
Security Classification
Security Classification
Security Classification
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
R38
R38
1 2
10K_0402_5%
10K_0402_5% R39
R39
1 2
10K_0402_5%
10K_0402_5% R40
R40
1 2
10K_0402_5%
10K_0402_5%
PM_BMBUSY#(20)
H_DPRSTP#(5,19,42) PM_EXTTS#0
1 2 1 2
DDR3
<BOM Structure>
<BOM Structure>
R44
R44 1K_0402_1%
1K_0402_1%
<BOM Structure>
<BOM Structure>
R47
R47 1K_0402_1%
1K_0402_1%
3
ME_CLK ME_TDI ME_TDO ME_TMS
4/9 ADD
+3VS
MCH_CLKSEL0 MCH_CLKSEL1 MCH_CLKSEL2
CFG5
T75PADT75PAD
CFG6 CFG7
CFG9
T79PAD T79PAD
CFG10
T80PAD T80PAD
CFG12
T82PAD T82PAD
CFG13
T83PAD T83PAD
CFG16
T86PAD T86PAD
CFG19
T89PAD T89PAD
CFG20
T90PAD T90PAD
PM_BMBUSY# H_DPRSTP# PM_EXTTS#0
PM_EXTTS#0_1_R
GMCH_PWROKICH_PWROK PLT_RST#_NBPLT_RST# H_THERMTRIP# DPRSLPVR
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
U2B
U2B
M36
RSVD1
N36
RSVD2
R33
RSVD3
T33
RSVD4
AH9
RSVD5
AH10
RSVD6
AH12
RSVD7
AH13
RSVD8
K12
RSVD9
AL34
RSVD10
AK34
RSVD11
AN35
RSVD12
AM35
RSVD13
T24
RSVD14
B31
RSVD15
B2
RSVD16
M1
RSVD17
AY21
RSVD20
BG23
RSVD22
BF23
RSVD23
BH18
RSVD24
BF18
RSVD25
T25
CFG_0
R25
CFG_1
P25
CFG_2
P20
CFG_3
P24
CFG_4
C25
CFG_5
N24
CFG_6
M24
CFG_7
E21
CFG_8
C23
CFG_9
C24
CFG_10
N21
CFG_11
P21
CFG_12
T21
CFG_13
R20
CFG_14
M20
CFG_15
L21
CFG_16
H21
CFG_17
P29
CFG_18
R28
CFG_19
T28
CFG_20
R29
PM_SYNC#
B7
PM_DPRSTP#
N33
PM_EXT_TS#_0
P32
PM_EXT_TS#_1
AT40
PWROK
AT11
RSTIN#
T20
THERMTRIP#
R32
DPRSLPVR
BG48
NC_1
BF48
NC_2
BD48
NC_3
BC48
NC_4
BH47
NC_5
BG47
NC_6
BE47
NC_7
BH46
NC_8
BF46
NC_9
BG45
NC_10
BH44
NC_11
BH43
NC_12
BH6
NC_13
BH5
NC_14
BG4
NC_15
BH3
NC_16
BF3
NC_17
BH2
NC_18
BG2
NC_19
BE2
NC_20
BG1
NC_21
BF1
NC_22
BD1
NC_23
BC1
NC_24
F1
NC_25
A47
NC_26
CANTIGA_1p0
CANTIGA_1p0
Deciphered Date
Deciphered Date
Deciphered Date
2
M_CLK_DDR0
AP24
SA_CK_0 SA_CK_1 SB_CK_0 SB_CK_1
SA_CK#_0 SA_CK#_1 SB_CK#_0 SB_CK#_1
SA_CKE_0 SA_CKE_1
RSVD
RSVD
CFG
CFG
PM
PM
NC
NC
2
SB_CKE_0 SB_CKE_1
SA_CS#_0 SA_CS#_1 SB_CS#_0 SB_CS#_1
SA_ODT_0 SA_ODT_1 SB_ODT_0 SB_ODT_1
SM_RCOMP
SM_RCOMP#
SM_RCOMP_VOH SM_RCOMP_VOL
SM_VREF
SM_PWROK
SM_REXT
SM_DRAMRST# DPLL_REF_CLK
DDR CLK/ CONTROL/COMPENSATION
DDR CLK/ CONTROL/COMPENSATION
DPLL_REF_CLK#
DPLL_REF_SSCLK
DPLL_REF_SSCLK#
PEG_CLK
PEG_CLK#
CLK
CLK
DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3
DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3
DMI_TXN_0 DMI_TXN_1 DMI_TXN_2 DMI_TXN_3
DMI_TXP_0 DMI_TXP_1 DMI_TXP_2
DMI
DMI
DMI_TXP_3
GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VID_4
GFX_VR_EN
GRAPHICS VID
GRAPHICS VID
CL_CLK
CL_DATA
CL_PWROK
CL_RST# CL_VREF
MEHDA
MEHDA
DDPC_CTRLCLK
DDPC_CTRLDATA
SDVO_CTRLCLK
SDVO_CTRLDATA
CLKREQ#
ICH_SYNC#
TSATN#
MISC
MISC
HDA_BCLK HDA_RST#
HDA_SDI
HDA_SDO
HDA_SYNC
M_CLK_DDR1
AT21
M_CLK_DDR2
AV24
M_CLK_DDR3
AU20
M_CLK_DDR#0
AR24
M_CLK_DDR#1
AR21
M_CLK_DDR#2
AU24
M_CLK_DDR#3
AV20
DDR_CKE0_DIMMA
BC28
DDR_CKE1_DIMMA
AY28
DDR_CKE2_DIMMB
AY36
DDR_CKE3_DIMMB
BB36
DDR_CS0_DIMMA#
BA17
DDR_CS1_DIMMA#
AY16
DDR_CS2_DIMMB#
AV16
DDR_CS3_DIMMB#SMRCOMP_VOL
AR13
M_ODT0
BD17
M_ODT1
AY17
M_ODT2
BF15
M_ODT3
AY13
SMRCOMP
BG22
SMRCOMP#
BH21
SMRCOMP_VOH
BF28
SMRCOMP_VOL
BH28
+V_DDR3_MCH_REF
AV42
DDR3_SM_PWROK
AR36
SM_REXT
BF17
SM_DRAMRST#
BC36
CLK_MCH_DREFCLK
B38
CLK_MCH_DREFCLK#
A38
MCH_SSCDREFCLK
E41
MCH_SSCDREFCLK#
F41
CLK_MCH_3GPLL
F43
CLK_MCH_3GPLL#
E43
DMI_TXN0
AE41
DMI_TXN1
AE37
DMI_TXN2
AE47
DMI_TXN3
AH39
DMI_TXP0
AE40
DMI_TXP1
AE38
DMI_TXP2
AE48
DMI_TXP3
AH40
DMI_RXN0
AE35
DMI_RXN1
AE43
DMI_RXN2
AE46
DMI_RXN3
AH42
DMI_RXP0
AD35
DMI_RXP1
AE44
DMI_RXP2
AF46
DMI_RXP3
AH43
B33 B32 G33 F33 E33
C34
CL_CLK0
AH37
CL_DATA0
AH36
R51
R51
AN36
1 2
CL_RST#
AJ35
CL_VREF
AH34
N28 M28 G36
SDVO_SDAT
E36
CLKREQ#_7
K36
MCH_ICH_SYNC#
H36
MCH_TSATN#
B12
B28 B30 B29 C29 A28
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
R34 80.6_0402_1%R34 80.6_0402_1% R35 80.6_0402_1%R35 80.6_0402_1%
R37 499_0402_1%R37 499_0402_1%
M_PWROK
0_0402_5%
0_0402_5%
T36 PADT36 PAD T37 PADT37 PAD
T99 PADT99 PAD T100 PADT100 PAD T101
T101
PAD
PAD
T102
T102
PAD
PAD
T103
T103
PAD
PAD
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
M_CLK_DDR0 (13) M_CLK_DDR1 (13) M_CLK_DDR2 (14) M_CLK_DDR3 (14)
M_CLK_DDR#0 (13) M_CLK_DDR#1 (13) M_CLK_DDR#2 (14) M_CLK_DDR#3 (14)
DDR_CKE0_DIMMA (13) DDR_CKE1_DIMMA (13) DDR_CKE2_DIMMB (14) DDR_CKE3_DIMMB (14)
DDR_CS0_DIMMA# (13) DDR_CS1_DIMMA# (13) DDR_CS2_DIMMB# (14) DDR_CS3_DIMMB# (14)
M_ODT0 (13) M_ODT1 (13) M_ODT2 (14) M_ODT3 (14)
1 2 1 2
DDR3
1 2
SM_DRAMRST# (13,14)
CLK_MCH_DREFCLK (15)
CLK_MCH_DREFCLK# (15)
MCH_SSCDREFCLK (15) MCH_SSCDREFCLK# (15)
CLK_MCH_3GPLL (15) CLK_MCH_3GPLL# (15)
DMI_TXN0 (20) DMI_TXN1 (20) DMI_TXN2 (20) DMI_TXN3 (20)
DMI_TXP0 (20) DMI_TXP1 (20) DMI_TXP2 (20) DMI_TXP3 (20)
DMI_RXN0 (20) DMI_RXN1 (20) DMI_RXN2 (20) DMI_RXN3 (20)
DMI_RXP0 (20) DMI_RXP1 (20) DMI_RXP2 (20) DMI_RXP3 (20)
CL_CLK0 (20) CL_DATA0 (20)
M_PWROK (20,32)
CL_RST# (20)
0.1U_0402_16V4Z
0.1U_0402_16V4Z
SDVO_SCLK (17) SDVO_SDAT (17)
CLKREQ#_7 (15) MCH_ICH_SYNC# (20)
R64
R64
1 2
54.9_0402_1%
54.9_0402_1%
C56
C56
+VCCP
1
2
DDR3_SM_PWROK (32)
DDR3
+1.05VM
12
12
Revserved for test
1029
MCH_TSATN# (33)
744Friday, July 04, 2008
744Friday, July 04, 2008
744Friday, July 04, 2008
1
+1.5V
R42
R42 1K_0402_1%
1K_0402_1%
R43
R43 511_0402_1%
511_0402_1%
of
of
of
DDR3
B
B
B
5
http://hobi-elektronika.net
D D
DDR_A_D[0..63](13)
C C
B B
DDR_A_D0 DDR_B_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63
AJ38
AJ41 AN38 AM38
AJ36
AJ40
AM44 AM42
AN43 AN44 AU40 AT38 AN41 AN39 AU44 AU42 AV39 AY44 BA40 BD43 AV41 AY43 BB41 BC40 AY37 BD38 AV37 AT36 AY38 BB38 AV36
AW36
BD13 AU11 BC11 BA12 AU13 AV13 BD12 BC12
AU10 BA11
AN10
AM11
AM5
AN12
AM13
AJ11
AJ12
BB9 BA9
AV9 BD9
AY8 BA6 AV5 AV7 AT9 AN8 AU5 AU6 AT5
AJ9 AJ8
U2D
U2D
SA_DQ_0 SA_DQ_1 SA_DQ_2 SA_DQ_3 SA_DQ_4 SA_DQ_5 SA_DQ_6 SA_DQ_7 SA_DQ_8 SA_DQ_9 SA_DQ_10 SA_DQ_11 SA_DQ_12 SA_DQ_13 SA_DQ_14 SA_DQ_15 SA_DQ_16 SA_DQ_17 SA_DQ_18 SA_DQ_19 SA_DQ_20 SA_DQ_21 SA_DQ_22 SA_DQ_23 SA_DQ_24 SA_DQ_25 SA_DQ_26 SA_DQ_27 SA_DQ_28 SA_DQ_29 SA_DQ_30 SA_DQ_31 SA_DQ_32 SA_DQ_33 SA_DQ_34 SA_DQ_35 SA_DQ_36 SA_DQ_37 SA_DQ_38 SA_DQ_39 SA_DQ_40 SA_DQ_41 SA_DQ_42 SA_DQ_43 SA_DQ_44 SA_DQ_45 SA_DQ_46 SA_DQ_47 SA_DQ_48 SA_DQ_49 SA_DQ_50 SA_DQ_51 SA_DQ_52 SA_DQ_53 SA_DQ_54 SA_DQ_55 SA_DQ_56 SA_DQ_57 SA_DQ_58 SA_DQ_59 SA_DQ_60 SA_DQ_61 SA_DQ_62 SA_DQ_63
CANTIGA_1p0
CANTIGA_1p0
DDR SYSTEM MEMORY A
DDR SYSTEM MEMORY A
SA_BS_0 SA_BS_1 SA_BS_2
SA_RAS# SA_CAS#
SA_WE#
SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7
SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6
SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7
SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8
SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_MA_14
4
DDR_A_BS0
BD21 BG18 AT25
BB20 BD20 AY20
AM37 AT41 AY41 AU39 BB12 AY6 AT7 AJ5
AJ44 AT44 BA43 BC37 AW12 BC8 AU8 AM7 AJ43 AT43 BA44 BD37 AY12 BD8 AU9 AM8
BA21 BC24 BG24 BH24 BG25 BA24 BD24 BG27 BF25 AW24 BC21 BG26 BH26 BH17 AY25
DDR_A_BS1 DDR_A_BS2
DDR_A_RAS# DDR_A_CAS# DDR_A_WE#
DDR_A_DM0 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7
DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7 DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7
DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_MA14
DDR_A_BS0 (13) DDR_A_BS1 (13) DDR_A_BS2 (13)
DDR_A_RAS# (13) DDR_A_CAS# (13) DDR_A_WE# (13)
DDR_A_DM[0..7] (13)
DDR_A_DQS[0..7] (13)
DDR_A_DQS#[0..7] (13)
DDR_A_MA[0..14] (13)
3
DDR_B_D[0..63](14)
DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63
AK47 AH46 AP47 AP46
AJ46
AJ48 AM48 AP48 AU47 AU46 BA48 AY48 AT47 AR47 BA47 BC47 BC46 BC44 BG43 BF43 BE45 BC41 BF40 BF41 BG38 BF38 BH35 BG35 BH40 BG39 BG34 BH34 BH14 BG12 BH11
BG8 BH12 BF11
BF8
BG7
BC5
BC6
AY3
AY1
BF6
BF5
BA1
BD3
AV2
AU3
AR3
AN2
AY2
AV1
AP3
AR1
AH1
AM2
AM3
AH3
AL1 AL2 AJ1
AJ3
U2E
U2E
CANTIGA_1p0
CANTIGA_1p0
SB_DQ_0 SB_DQ_1 SB_DQ_2 SB_DQ_3 SB_DQ_4 SB_DQ_5 SB_DQ_6 SB_DQ_7 SB_DQ_8 SB_DQ_9 SB_DQ_10 SB_DQ_11 SB_DQ_12 SB_DQ_13 SB_DQ_14 SB_DQ_15 SB_DQ_16 SB_DQ_17 SB_DQ_18 SB_DQ_19 SB_DQ_20 SB_DQ_21 SB_DQ_22 SB_DQ_23 SB_DQ_24 SB_DQ_25 SB_DQ_26 SB_DQ_27 SB_DQ_28 SB_DQ_29 SB_DQ_30 SB_DQ_31 SB_DQ_32 SB_DQ_33 SB_DQ_34 SB_DQ_35 SB_DQ_36 SB_DQ_37 SB_DQ_38 SB_DQ_39 SB_DQ_40 SB_DQ_41 SB_DQ_42 SB_DQ_43 SB_DQ_44 SB_DQ_45 SB_DQ_46 SB_DQ_47 SB_DQ_48 SB_DQ_49 SB_DQ_50 SB_DQ_51 SB_DQ_52 SB_DQ_53 SB_DQ_54 SB_DQ_55 SB_DQ_56 SB_DQ_57 SB_DQ_58 SB_DQ_59 SB_DQ_60 SB_DQ_61 SB_DQ_62 SB_DQ_63
2
DDR_B_BS0
BC16
SB_BS_0 SB_BS_1 SB_BS_2
SB_RAS#
SB_CAS#
SB_WE#
SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7
SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6
SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7
SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8
SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_MA_14
DDR SYSTEM MEMORY B
DDR SYSTEM MEMORY B
BB17 BB33
AU17 BG16 BF14
AM47 AY47 BD40 BF35 BG11 BA3 AP1 AK2
AL47 AV48 BG41 BG37 BH9 BB2 AU1 AN6 AL46 AV47 BH41 BH37 BG9 BC2 AT2 AN5
AV17 BA25 BC25 AU25 AW25 BB28 AU28 AW28 AT33 BD33 BB16 AW33 AY33 BH15 AU33
DDR_B_BS1 DDR_B_BS2
DDR_B_RAS# DDR_B_CAS# DDR_B_WE#
DDR_B_DM0 DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7
DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7 DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7
DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14
1
DDR_B_BS0 (14) DDR_B_BS1 (14) DDR_B_BS2 (14)
DDR_B_RAS# (14) DDR_B_CAS# (14) DDR_B_WE# (14)
DDR_B_DM[0..7] (14)
DDR_B_DQS[0..7] (14)
DDR_B_DQS#[0..7] (14)
DDR_B_MA[0..14] (14)
A A
Security Classification
Security Classification
5
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
B
B
B
of
of
of
844Friday, July 04, 2008
844Friday, July 04, 2008
844Friday, July 04, 2008
+3VS
http://hobi-elektronika.net
R570
R570
2.2K_0402_5%
2.2K_0402_5%
DDC2_CLK DDC2_DATA
D D
For Crestline:2.4kohm For Calero: 1.5Kohm
For Cantiga: 2.37Kohm
C C
B B
1 2
5
DPST_PWM(17)
R571
R571
2.2K_0402_5%
2.2K_0402_5%
1 2
+3VS
ENABLT(33)
DDC2_CLK(17) DDC2_DATA(17)
ENAVDD(17)
LVDS_A_C-(17)
LVDS_A_C+(17) LVDS_B_C-(17) LVDS_B_C+(17)
LVDS_A_0-(17)
LVDS_A_1-(17)
LVDS_A_2-(17)
LVDS_A_0+(17)
LVDS_A_1+(17)
LVDS_A_2+(17)
LVDS_B_0-(17) LVDS_B_1-(17) LVDS_B_2-(17)
LVDS_B_0+(17) LVDS_B_1+(17) LVDS_B_2+(17)
ADD R881 882 885 05/23
Connect to GND 0523
M_BLUE(16) M_GREEN(16) M_RED(16)
DDC_SCL(16) DDC_SDA(16)
CRT_HSYNC(16) CRT_VSYNC(16)
M_BLUE M_GREEN M_RED
DDC_SCL DDC_SDA CRT_HSYNC
100K_0402_5%
100K_0402_5%
R227
R227
12
ENABLT
R57 10K_0402_5%R57 10K_0402_5%
1 2
R58 10K_0402_5%R58 10K_0402_5%
1 2
DDC2_CLK DDC2_DATA
ENAVDD
R59 2.37K_0402_1%
R59 2.37K_0402_1%
1 2
<BOM Structure>
<BOM Structure>
LVDS_A_C­LVDS_A_C+ LVDS_B_C­LVDS_B_C+
LVDS_A_0­LVDS_A_1­LVDS_A_2-
LVDS_A_0+ LVDS_A_1+ LVDS_A_2+
LVDS_B_0­LVDS_B_1­LVDS_B_2-
LVDS_B_0+ LVDS_B_1+ LVDS_B_2+
75_0402_1%
75_0402_1% 75_0402_1%
75_0402_1% 75_0402_1%
75_0402_1%
R881
R881
1 2
R882
R882
1 2
R885
R885
1 2
TV_DCONSEL_0 TV_DCONSEL_1
R552
R552
1 2
R553
R553
150_0402_1%
150_0402_1%
1 2
R554
R554
150_0402_1%
150_0402_1%
<BOM Structure>
<BOM Structure>
1 2
150_0402_1%
150_0402_1%
<BOM Structure>
<BOM Structure> <BOM Structure>
<BOM Structure>
R75
R75
1 2
30.1_0402_1%
30.1_0402_1% R76
R76
1 2
30.1_0402_1%
30.1_0402_1%
HSYNC VSYNCCRT_VSYNC
G32 M32
M33
M29 C44
C41 C40
H47 G40
H48 D45
H38 G37
G38
H25
H24
C31
G28
G29 H32
R81
R81
1.02K_0402_1%
1.02K_0402_1%
1 2
4
L32
K33 J33
B43 E37 E38
B37 A37
E46 A40
F40 B40
A41
J37 B42 F37
K37
F25 K25
E32
E28
J28
J32 J29 E29 L29
U2C
U2C
CANTIGA_1p0
CANTIGA_1p0
L_BKLT_CTRL L_BKLT_EN L_CTRL_CLK
L_CTRL_DATA L_DDC_CLK L_DDC_DATA
L_VDD_EN LVDS_IBG LVDS_VBG LVDS_VREFH LVDS_VREFL LVDSA_CLK# LVDSA_CLK LVDSB_CLK# LVDSB_CLK
LVDSA_DATA#_0 LVDSA_DATA#_1 LVDSA_DATA#_2 LVDSA_DATA#_3
LVDSA_DATA_0 LVDSA_DATA_1 LVDSA_DATA_2 LVDSA_DATA_3
LVDSB_DATA#_0 LVDSB_DATA#_1 LVDSB_DATA#_2 LVDSB_DATA#_3
LVDSB_DATA_0 LVDSB_DATA_1 LVDSB_DATA_2 LVDSB_DATA_3
TVA_DAC TVB_DAC TVC_DAC
TV_RTN
TV_DCONSEL_0 TV_DCONSEL_1
CRT_BLUE CRT_GREEN CRT_RED CRT_IRTN CRT_DDC_CLK
CRT_DDC_DATA CRT_HSYNC CRT_TVO_IREF CRT_VSYNC
3
R56
T37
PEG_COMPI
PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8 PEG_RX#_9
PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8
PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15
PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5 PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9
PEG_TX_0
PEG_TX_1
PEG_TX_2
PEG_TX_3
PEG_TX_4
PEG_TX_5
PEG_TX_6
PEG_TX_7
PEG_TX_8
PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15
T36
H44 J46 L44 L40 N41 P48 N44 T43 U43 Y43 Y48 Y36 AA43 AD37 AC47 AD39
H43 J44 L43 L41 N40 P47 N43 T42 U42 Y42 W47 Y37 AA42 AD36 AC48 AD40
PCIE_MTX_GRX_N0
J41
PCIE_MTX_GRX_N1
M46
PCIE_MTX_GRX_N2
M47
PCIE_MTX_GRX_N3
M40 M42 R48 N38 T40 U37 U40 Y40 AA46 AA37 AA40 AD43 AC46
PCIE_MTX_GRX_P0
J42
PCIE_MTX_GRX_P1
L46
PCIE_MTX_GRX_P2
M48
PCIE_MTX_GRX_P3
M39 M43 R47 N37 T39 U36 U39 Y39 Y46 AA36 AA39 AD42 AD46
PEG_COMPO
LVDS
LVDS
PEG_RX#_10 PEG_RX#_11 PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15
TV
TV
PEG_TX#_10 PEG_TX#_11 PEG_TX#_12
PCI-EXPRESS GRAPHICS
PCI-EXPRESS GRAPHICS
PEG_TX#_13 PEG_TX#_14 PEG_TX#_15
VGA
VGA
R56
1 2
49.9_0402_1%
49.9_0402_1%
PCIE_MTX_GRX_N0 PCIE_MTX_GRX_N1 PCIE_MTX_GRX_N2 TMDS_B_DATA0#
R147
R147
1 2
0_0402_5%
0_0402_5%
+VCC_PEG
DVI_HPDT#
C212
C212 C240
C240
PEGCOMP trace width and spacing is 20/25 mils.
DVI_HPDT# (17)
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K C224
C224
1 2
1 2
C247
C247
1 2
1 2
TMDS_B_DATA2# TMDS_B_DATA1#
TMDS_B_CLK#PCIE_MTX_GRX_N3
2
Strap Pin Table
CFG[2:0] FSB Freq select
CFG[4:3]
CFG5 (DMI select)
CFG6
CFG6
CFG7 (Intel Management Engine Crypto strap)
CFG8
CFG9 (PCIE Graphics Lane Reversal)
CFG10 (PCIE Lookback enable)
CFG11 CFG[13:12] (XOR/ALLZ)
CFG16 (FSB Dynamic ODT)
CFG19 (DMI Lane Reversal)
CFG20 (PCIE/SDVO concurrent)
TMDS_B_DATA2# (17) TMDS_B_DATA1# (17) TMDS_B_DATA0# (17) TMDS_B_CLK# (17)
1
000 = FSB 1066MHz 010 = FSB 800MHz 011 = FSB 667MHz Others = Reserved
Reserved 0 = DMI x 2
1 = DMI x 4 0 = The iTPM Host Interface is enable
1 = The iTPM Host Interface is disable 0 =(TLS)chiper suite with no confidentiality 1 =(TLS)chiper suite with confidentiality
*
*
*
Reserved
0 = Reverse Lane,15->0, 14->1 1 = Normal Operation,Lane Number in order
0 = Enable 1 = Disable Reserved 00 = Reserved
01 = XOR Mode Enabled 10 = All Z Mode Enabled
*
ReservedCFG[15:14]
(Default)11 = Normal Operation
*
*
0 = Disabled 1 = Enabled
*
ReservedCFG[18:17]
0 = Normal Operation
(Lane number in Order)
*
1 = Reverse Lane
0 = Only PCIE or SDVO is operational.
*
1 = PCIE/SDVO are operating simu.
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
0.1U_0402_16V7K
C239
PCIE_MTX_GRX_P1 PCIE_MTX_GRX_P2 TMDS_B_DATA0 PCIE_MTX_GRX_P3
A A
Security Classification
Security Classification
5
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
C241
C241 C234
C234
C239
1 2
C246
C246
1 2
Deciphered Date
Deciphered Date
Deciphered Date
1 2 1 2
TMDS_B_DATA2PCIE_MTX_GRX_P0 TMDS_B_DATA1
TMDS_B_CLK
2
TMDS_B_DATA2 (17) TMDS_B_DATA1 (17) TMDS_B_DATA0 (17) TMDS_B_CLK (17)
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
of
of
of
944Friday, July 04, 2008
944Friday, July 04, 2008
944Friday, July 04, 2008
B
B
B
5
http://hobi-elektronika.net
+3VS_DAC_BG
0.022U_0402_16V7K
0.022U_0402_16V7K
10U_0603_6.3V6M
10U_0603_6.3V6M
C60
C60
C655
C655
1
1
2
2
D D
C C
+3VS_DAC_CRT
22U_0805_6.3VAM
22U_0805_6.3VAM
C73
C73
1
2
+3VS
+1.5VS
+1.05VM
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
NO TV-OUT DEL
L49
L49
1 2
BLM18PG181SN1D_0603
BLM18PG181SN1D_0603
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C74
C74
1
2
R104
@R104
@
1 2
0_0603_5%
0_0603_5%
R105
R105
1 2
0_0603_5%
0_0603_5%
<BOM Structure>
<BOM Structure>
220U_D2_4VM_R15
220U_D2_4VM_R15
1
C86
C86
+
+
2
R111
R111
1 2
0_0603_5%
0_0603_5%
C94
C94
1U_0603_10V4Z
1U_0603_10V4Z
+1.5VS
DEL R525 4/9
B B
L47
L47
1 2
1
C81
C81
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2
R108
R108
1 2
0_0805_5%
0_0805_5%
C800
C800
22U_0805_6.3V6M
22U_0805_6.3V6M
1
C802
C802
<BOM Structure>
<BOM Structure>
2
22U_0805_6.3V6M
22U_0805_6.3V6M
0814 Add R,C
+3VS
+3VS
+1.5VS_PEG_BG
1
4.7U_0805_10V4Z
4.7U_0805_10V4Z
2
+1.05VS_A_SM_CK
1
2
C475
C475
+1.8V_TXLVDS
+1.05VS_A_SM
C88
C88
1U_0603_10V4Z
1U_0603_10V4Z
C96
C96
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
+3VS_DAC_CRT
+3VS_DAC_BG
+1.05VS_DPLLA +1.05VS_DPLLB
+1.05VS_HPLL +1.05VS_MPLL
1
C80
C80
1000P_0402_50V7K
1000P_0402_50V7K
2
+1.05VS_PEGPLL
DDR3:747.5mA
<BOM Structure>
<BOM Structure>
1
2
1U_0603_10V4Z
1U_0603_10V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C97
C97
1
2
+3VS_TVDAC
+1.5VS_TVDAC
+1.5VS_QDAC +1.05VS_HPLL +1.05VS_PEGPLL
+1.8V_LVDS
1
C89
C89
DDR3:37.95mA
2
4
U2H
U2H
73mA
B27
VCCA_CRT_DAC_1
A26
VCCA_CRT_DAC_2
2.68mA
A25
VCCA_DAC_BG
B25
VSSA_DAC_BG
F47
VCCA_DPLLA
L48
VCCA_DPLLB
AD1
VCCA_HPLL
AE1
VCCA_MPLL
13.2mA
J48
VCCA_LVDS
J47
VSSA_LVDS
414uA
AD48
VCCA_PEG_BG
50mA
AA48
VCCA_PEG_PLL
AR20
VCCA_SM_1
AP20
VCCA_SM_2
AN20
VCCA_SM_3
AR17
VCCA_SM_4
AP17
VCCA_SM_5
AN17
VCCA_SM_6
AT16
VCCA_SM_7
AR16
VCCA_SM_8
AP16
VCCA_SM_9
AP28
VCCA_SM_CK_1
AN28
VCCA_SM_CK_2
AP25
VCCA_SM_CK_3
AN25
VCCA_SM_CK_4
AN24
VCCA_SM_CK_5
AM28
VCCA_SM_CK_NCTF_1
AM26
VCCA_SM_CK_NCTF_2
AM25
VCCA_SM_CK_NCTF_3
AL25
VCCA_SM_CK_NCTF_4
AM24
VCCA_SM_CK_NCTF_5
AL24
VCCA_SM_CK_NCTF_6
AM23
VCCA_SM_CK_NCTF_7
AL23
VCCA_SM_CK_NCTF_8
B24
VCCA_TV_DAC_1
A24
VCCA_TV_DAC_2
A32
VCC_HDA
M25
VCCD_TVDAC
L28
VCCD_QDAC
AF1
VCCD_HPLL
AA47
VCCD_PEG_PLL
M38
VCCD_LVDS_1
L37
VCCD_LVDS_2
60.31mA
CANTIGA_1p0
CANTIGA_1p0
64.8mA
64.8mA 24mA
139.2mA
TVA 24.15mA TVB 39.48mA TVX 24.15mA
TV
TV
50mA
HDA
HDA
58.67mA
48.363mA
157.2mA 50mA
LVDS
LVDS
852mA
CRTPLLA PEGA SM
CRTPLLA PEGA SM
A LVDS
A LVDS
POWER
POWER
A CK
A CK
105.3mA
1732mA
D TV/CRT
D TV/CRT
321.35mA
VCC_AXF_1 VCC_AXF_2 VCC_AXF_3
AXF
AXF
VCC_SM_CK_1 VCC_SM_CK_2 VCC_SM_CK_3 VCC_SM_CK_4
SM CK
SM CK
VCC_TX_LVDS
HV
HV
VCC_PEG_1 VCC_PEG_2 VCC_PEG_3 VCC_PEG_4 VCC_PEG_5
PEG
PEG
VCC_DMI_1 VCC_DMI_2 VCC_DMI_3 VCC_DMI_4
DMI
DMI
456mA
VTTLF
VTTLF
VTT_1 VTT_2 VTT_3 VTT_4 VTT_5 VTT_6 VTT_7 VTT_8
VTT_9 VTT_10 VTT_11 VTT_12 VTT_13 VTT_14 VTT_15
VTT
VTT
VTT_16 VTT_17 VTT_18 VTT_19 VTT_20 VTT_21 VTT_22 VTT_23 VTT_24 VTT_25
124mA
VCC_HV_1 VCC_HV_2 VCC_HV_3
VTTLF1 VTTLF2 VTTLF3
+VCCP
U13 T13 U12 T12 U11 T11 U10 T10 U9 T9 U8 T8 U7 T7 U6 T6 U5 T5 V3 U3 V2 U2 T2 V1 U1
B22 B21 A21
BF21 BH20 BG20 BF20
DDR3:149.5mA
K47 C35
B35 A35
V48 U48 V47 U47 U46
AH48 AF48 AH47 AG47
A8 L1 AB2
0.47U_0603_10V7K
0.47U_0603_10V7K
C102
C102
1
2
3
1
+
+
C64
C64
2
1
C70
C70
2
+V1.05VM_AXF
+1.5V_SM_CK
+1.8V_TXLVDS
+VCC_PEG
0.47U_0603_10V7K
0.47U_0603_10V7K
C103
C103
C104
C104
1
2
220U_D2_4VM_R15
220U_D2_4VM_R15
C67
C67
0.47U_0603_10V7K
0.47U_0603_10V7K
C71
C71
DDR3
+3VS_HV
C101
C101
0.47U_0603_10V7K
0.47U_0603_10V7K
1
2
1
2
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1
2
1
2
4.7U_0805_10V4Z
4.7U_0805_10V4Z
1
C72
C72
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0805_16V4Z
2.2U_0805_16V4Z
+1.05VS_DPLLA
220U_D2_4VM_R15
220U_D2_4VM_R15
1
+
+
C63
C63
2
+1.05VS_DPLLB
0.1U_0402_16V4Z
0.1U_0402_16V4Z C78
C78
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C65
C65
1
2
C79
10U_0805_10V4Z
C79
10U_0805_10V4Z
1
2
+1.05VS_HPLL
+1.05VS_MPLL
C92
C92
<BOM Structure>
<BOM Structure>
+1.05VS_PEGPLL
C66
C66
1
2
R112
R112
1 2
0_1206_5%
0_1206_5%
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C82
C82
1
2
1
2
C803
C803 22U_0805_6.3V6M
22U_0805_6.3V6M
0.1U_0402_16V4Z
0.1U_0402_16V4Z C98
C98
1
2
2
R110
R110
1 2
0_0805_5%
0_0805_5%
10U_0805_10V4Z
10U_0805_10V4Z
10U_0805_10V4Z
10U_0805_10V4Z
C83
C83
1
2
12
R884
R884
1
2
10U_0805_10V4Z
10U_0805_10V4Z
1
2
+1.05VM
ADD FOR 1111
+1.05VM
ADD FOR 1111
L52
L52
1 2
MBK2012121YZF_0805
MBK2012121YZF_0805
L53
L53
1 2
MBK2012121YZF_0805
MBK2012121YZF_0805
0.5_0603_1%
0.5_0603_1%
L1
L1
1 2
BLM18PG121SN1D_0603
BLM18PG121SN1D_0603
C99
C99
D3
D3
2 1
+VCCP
CH751H-40PT_SOD323-2
CH751H-40PT_SOD323-2
+3VS
+1.05VM
+1.05VM
+1.05VM
<BOM Structure>
<BOM Structure>
+VCCP_D
@
@
C75
C75
+1.5VS_TVDAC
R113
R113
1 2
10_0402_5%
10_0402_5%
+V1.05VM_AXF
<BOM Structure>
<BOM Structure>
+1.5V_SM_CK
10U_0805_10V4Z
10U_0805_10V4Z
1
2
+VCC_PEG
C90
C90
10U_0805_10V4Z
10U_0805_10V4Z
C68
C68
1
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
<BOM Structure>
<BOM Structure>
C77
C77
1
2
C85
C85
1
220U_D2_4VM_R15
220U_D2_4VM_R15
C91
C91
+
+
2
<BOM Structure>
<BOM Structure>
R114
R114
1 2
0_0402_5%
0_0402_5%
1
R99
R99
1 2
1U_0603_10V4Z
1U_0603_10V4Z
0_0603_5%
0_0603_5%
<BOM Structure>
<BOM Structure>
C69
C69
1
2
1 2
L50
L50
MBK1608121YZF_0603
MBK1608121YZF_0603
R883
R883 1_0402_1%
1_0402_1%
10U_0805_10V4Z
10U_0805_10V4Z
1 2
C76
C76
1
2
<BOM Structure>
<BOM Structure>
R107
R107
1 2
0.1U_0402_16V4Z
0.1U_0402_16V4Z 0_0402_5%
0_0402_5%
1
ADD R107 C85 05/23
2
R109
R109
1 2
0_0805_5%
0_0805_5%
10U_0805_10V4Z
10U_0805_10V4Z
1
2
+3VS_HV
+1.05VM
+1.5V
DDR3
+1.5VS
+1.05VM
+1.8V_LVDS
R115
R115
10U_0805_10V4Z
10U_0805_10V4Z
+3VS_TVDAC
0.1U_0402_16V4Z
A A
C110
C110
0.1U_0402_16V4Z
1
2
R117
R117
1 2
0_0402_5%
0_0402_5%
Connect to +3vs
5
+3VS
+1.5VS_QDAC
0.022U_0402_16V7K
0.022U_0402_16V7K
C112
C112
1
2
C113
C113
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
4
R120
R120
1 2
100_0603_1%
100_0603_1%
+1.5VS
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Compal Secret Data
Compal Secret Data
Compal Secret Data
Deciphered Date
Deciphered Date
Deciphered Date
1
2
2
1 2
0_0603_5%
0_0603_5%
C106
1U_0603_10V4Z
C106
1U_0603_10V4Z
C105
C105
1
2
+1.8V
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
40 mils
1000P_0402_50V7K
1000P_0402_50V7K
1
2
+1.8V_TXLVDS
C108
C108
C107
C107
1
2
1
R116
R116
1 2
0_0603_5%
0_0603_5%
10U_0805_10V4Z
10U_0805_10V4Z
10 44Friday, July 04, 2008
10 44Friday, July 04, 2008
10 44Friday, July 04, 2008
+1.8V
B
B
B
of
of
of
5
http://hobi-elektronika.net
4
3
2
1
W28 V28 W26 V26 W25 V25 W24 V24 W23 V23 AM21 AL21 AK21 W21 V21 U21 AM20 AK20 W20 U20 AM19 AL19 AK19 AJ19 AH19 AG19 AF19 AE19 AB19 AA19 Y19 W19 V19 U19 AM17 AK17 AH17 AG17 AF17 AE17 AC17 AB17 Y17 W17 V17 AM16 AL16 AK16 AJ16 AH16 AG16 AF16 AE16 AC16 AB16 AA16 Y16 W16 V16 U16
AV44 BA37 AM40 AV21 AY5 AM10 BB13
+VCCP
VCCSM_LF1 VCCSM_LF2 VCCSM_LF3 VCCSM_LF4 VCCSM_LF5 VCCSM_LF6 VCCSM_LF7
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
C114
C114
2
0.22U_0402_10V4Z
0.22U_0402_10V4Z
C131 0.1U_0402_16V4ZC131 0.1U_0402_16V4Z
1
2
4.7U_0603_6.3V6M
4.7U_0603_6.3V6M
1
1
2
C132 0.1U_0402_16V4ZC132 0.1U_0402_16V4Z
1
1
2
2
C116
C116
C115
C115
2
C134 0.22U_0603_10V7KC134 0.22U_0603_10V7K
C135 0.47U_0402_6.3V6KC135 0.47U_0402_6.3V6K
C133 0.22U_0603_10V7KC133 0.22U_0603_10V7K
1
1
2
2
C137 1U_0603_10V4ZC137 1U_0603_10V4Z
C136 1U_0603_10V4ZC136 1U_0603_10V4Z
1
1
2
2
U2G
U2G
AP33 AN33 BH32 BG32
BF32 BD32 BC32 BB32 BA32 AY32
AW32
AV32 AU32 AT32 AR32 AP32 AN32 BH31 BG31
BF31 BG30 BH29 BG29
BF29 BD29 BC29 BB29 BA29 AY29
AW29
AV29 AU29 AT29 AR29 AP29
BA36 BB24 BD16 BB21
AW16 AW13
AT13
AE25 AB25 AA25 AE24 AC24 AA24
AE23 AC23 AB23 AA23
AJ21 AG21 AE21 AC21 AA21
AH20
AF20 AE20 AC20 AB20 AA20
AM15
AL15 AE15
AJ15 AH15 AG15
AF15 AB15 AA15
AN14
AM14
AJ14 AH14
Y26
Y24
Y21
T17 T16
Y15 V15 U15
U14 T14
VCC_SM_1 VCC_SM_2 VCC_SM_3 VCC_SM_4 VCC_SM_5 VCC_SM_6 VCC_SM_7 VCC_SM_8 VCC_SM_9 VCC_SM_10 VCC_SM_11 VCC_SM_12 VCC_SM_13 VCC_SM_14 VCC_SM_15 VCC_SM_16 VCC_SM_17 VCC_SM_18 VCC_SM_19 VCC_SM_20 VCC_SM_21 VCC_SM_22 VCC_SM_23 VCC_SM_24 VCC_SM_25 VCC_SM_26 VCC_SM_27 VCC_SM_28 VCC_SM_29 VCC_SM_30 VCC_SM_31 VCC_SM_32 VCC_SM_33 VCC_SM_34 VCC_SM_35
VCC_SM_36/NC VCC_SM_37/NC VCC_SM_38/NC VCC_SM_39/NC VCC_SM_40/NC VCC_SM_41/NC VCC_SM_42/NC
6326.84mA
VCC_AXG_1 VCC_AXG_2 VCC_AXG_3 VCC_AXG_4 VCC_AXG_5 VCC_AXG_6 VCC_AXG_7 VCC_AXG_8 VCC_AXG_9 VCC_AXG_10 VCC_AXG_11 VCC_AXG_12 VCC_AXG_13 VCC_AXG_14 VCC_AXG_15 VCC_AXG_16 VCC_AXG_17 VCC_AXG_18 VCC_AXG_19 VCC_AXG_20 VCC_AXG_21 VCC_AXG_22 VCC_AXG_23 VCC_AXG_24 VCC_AXG_25 VCC_AXG_26 VCC_AXG_27 VCC_AXG_28 VCC_AXG_29 VCC_AXG_30 VCC_AXG_31 VCC_AXG_32 VCC_AXG_33 VCC_AXG_34 VCC_AXG_35 VCC_AXG_36 VCC_AXG_37 VCC_AXG_38 VCC_AXG_39 VCC_AXG_40 VCC_AXG_41 VCC_AXG_42
VCC_AXG_SENSE VSS_AXG_SENSE
10U_0805_10V4Z
10U_0805_10V4Z
1
C118
C118
1
+
+
2
2
0317 change value
C975 0.1U_0402_16V4Z@C975 0.1U_0402_16V4Z
1
@
2
10U_0805_10V4Z
10U_0805_10V4Z
1
C128
C128
2
10U_0805_10V4Z
10U_0805_10V4Z
DDR3:4140mA
0.01U_0402_16V7K
0.01U_0402_16V7K
10U_0805_10V4Z
10U_0805_10V4Z
C119
C119
1
2
VCC_SM_36 VCC_SM_37 VCC_SM_38
VCC_SM_41 VCC_SM_42
C977 0.1U_0402_16V4Z@C977 0.1U_0402_16V4Z
1
@
2
+VCCP
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
1
C129
C129
C130
C130
2
2
T42PAD T42PAD T43PAD T43PAD
C120
C120
2
1
1017 Modify for IAMT
U2F
AG34 AC34 AB34 AA34
AM33 AK33
AJ33 AG33 AF33
AE33 AC33 AA33
W33
AH28 AF28 AC28 AA28
AJ26 AG26 AE26 AC26 AH25 AG25 AF25 AG24
AJ23 AH23 AF23
Y34 V34 U34
Y33 V33
U33
T32
U2F
VCC_1 VCC_2 VCC_3 VCC_4 VCC_5 VCC_6 VCC_7 VCC_8 VCC_9 VCC_10 VCC_11 VCC_12
VCC_13 VCC_14 VCC_15 VCC_16 VCC_17 VCC_18 VCC_19 VCC_20 VCC_21 VCC_22 VCC_23 VCC_24 VCC_25 VCC_26 VCC_27 VCC_28 VCC_29 VCC_30 VCC_31 VCC_32 VCC_33 VCC_34
VCC_35
CANTIGA_1p0
CANTIGA_1p0
VCC CORE
VCC CORE
POWER
POWER
VCC_NCTF_1 VCC_NCTF_2 VCC_NCTF_3 VCC_NCTF_4 VCC_NCTF_5 VCC_NCTF_6 VCC_NCTF_7 VCC_NCTF_8
VCC_NCTF_9 VCC_NCTF_10 VCC_NCTF_11 VCC_NCTF_12 VCC_NCTF_13 VCC_NCTF_14 VCC_NCTF_15 VCC_NCTF_16 VCC_NCTF_17 VCC_NCTF_18 VCC_NCTF_19 VCC_NCTF_20 VCC_NCTF_21 VCC_NCTF_22 VCC_NCTF_23 VCC_NCTF_24 VCC_NCTF_25 VCC_NCTF_26 VCC_NCTF_27 VCC_NCTF_28 VCC_NCTF_29 VCC_NCTF_30 VCC_NCTF_31
VCC NCTF
VCC NCTF
VCC_NCTF_32 VCC_NCTF_33 VCC_NCTF_34 VCC_NCTF_35 VCC_NCTF_36 VCC_NCTF_37 VCC_NCTF_38 VCC_NCTF_39 VCC_NCTF_40 VCC_NCTF_41 VCC_NCTF_42 VCC_NCTF_43 VCC_NCTF_44
1017 Modify for IAMT
+1.05VM
AM32 AL32 AK32 AJ32 AH32 AG32 AE32 AC32 AA32 Y32 W32 U32 AM30 AL30 AK30 AH30 AG30 AF30 AE30 AC30 AB30 AA30 Y30 W30 V30 U30 AL29 AK29 AJ29 AH29 AG29 AE29 AC29 AA29 Y29 W29 V29 AL28 AK28 AL26 AK26 AK25 AK24 AK23
+1.05VM
D D
0.22U_0402_10V4Z
0.22U_0402_10V4Z
10U_0805_10V4Z
10U_0805_10V4Z
220U_D2_4VM_R15
220U_D2_4VM_R15
1
C122
C121
C121
C C
B B
C122
1
+
+
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.22U_0402_10V4Z
0.22U_0402_10V4Z
C123
C123
1
2
C124
C124
1
2
1 2
1
2
VCC_34
C125
C125
R13880_0402_5% R13880_0402_5%
DDR3
@
1U_0603_10V4Z
1U_0603_10V4Z
+1.5V
C971 0.1U_0402_16V4Z@C971 0.1U_0402_16V4Z
C972 0.1U_0402_16V4Z@C972 0.1U_0402_16V4Z
1
1
@
2
2
1
C126
C126
2
220U_D2_4VM_R15
220U_D2_4VM_R15
220U_D2_4VM_R15
220U_D2_4VM_R15
C117
C117
C973 0.1U_0402_16V4Z@C973 0.1U_0402_16V4Z
1
@
2
1
+
+
C127
C127
2
VCC_AXG_NCTF_10 VCC_AXG_NCTF_11 VCC_AXG_NCTF_12 VCC_AXG_NCTF_13 VCC_AXG_NCTF_14 VCC_AXG_NCTF_15 VCC_AXG_NCTF_16 VCC_AXG_NCTF_17 VCC_AXG_NCTF_18 VCC_AXG_NCTF_19 VCC_AXG_NCTF_20 VCC_AXG_NCTF_21 VCC_AXG_NCTF_22
POWER
POWER
VCC_AXG_NCTF_23 VCC_AXG_NCTF_24 VCC_AXG_NCTF_25 VCC_AXG_NCTF_26 VCC_AXG_NCTF_27 VCC_AXG_NCTF_28 VCC_AXG_NCTF_29 VCC_AXG_NCTF_30
VCC SMVCC GFX
VCC SMVCC GFX
VCC_AXG_NCTF_31 VCC_AXG_NCTF_32 VCC_AXG_NCTF_33 VCC_AXG_NCTF_34 VCC_AXG_NCTF_35 VCC_AXG_NCTF_36 VCC_AXG_NCTF_37 VCC_AXG_NCTF_38 VCC_AXG_NCTF_39 VCC_AXG_NCTF_40 VCC_AXG_NCTF_41 VCC_AXG_NCTF_42 VCC_AXG_NCTF_43 VCC_AXG_NCTF_44 VCC_AXG_NCTF_45 VCC_AXG_NCTF_46 VCC_AXG_NCTF_47 VCC_AXG_NCTF_48 VCC_AXG_NCTF_49 VCC_AXG_NCTF_50 VCC_AXG_NCTF_51 VCC_AXG_NCTF_52 VCC_AXG_NCTF_53 VCC_AXG_NCTF_54 VCC_AXG_NCTF_55 VCC_AXG_NCTF_56
VCC GFX NCTF
VCC GFX NCTF
VCC_AXG_NCTF_57 VCC_AXG_NCTF_58 VCC_AXG_NCTF_59 VCC_AXG_NCTF_60
VCC_AXG_NCTF_1 VCC_AXG_NCTF_2 VCC_AXG_NCTF_3 VCC_AXG_NCTF_4 VCC_AXG_NCTF_5 VCC_AXG_NCTF_6 VCC_AXG_NCTF_7 VCC_AXG_NCTF_8 VCC_AXG_NCTF_9
VCC_SM_LF1 VCC_SM_LF2 VCC_SM_LF3 VCC_SM_LF4 VCC_SM_LF5 VCC_SM_LF6 VCC_SM_LF7
VCC SM LF
VCC SM LF
A A
Security Classification
Security Classification
5
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
CANTIGA_1p0
CANTIGA_1p0
Deciphered Date
Deciphered Date
Deciphered Date
Change P/N
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
B
B
B
of
of
of
11 44Friday, July 04, 2008
11 44Friday, July 04, 2008
11 44Friday, July 04, 2008
5
http://hobi-elektronika.net
U2I
U2I
AU48
VSS_1
AR48
VSS_2
AL48
VSS_3
BB47
VSS_4
AW47
VSS_5
AN47
VSS_6
AJ47
VSS_7
AF47
D D
C C
B B
A A
AD47 AB47
BD46 BA46 AY46 AV46 AR46
AM46
BF44 AH44 AD44 AA44
BC43 AV43 AU43
AM43
BG42 AY42 AT42 AN42
AJ42
AE42
BD41 AU41
AM41
AH41 AD41 AA41
BG40 BB40 AV40 AN40
AT39
AM39
AJ39
AE39
BH38 BC38 BA38 AU38 AH38 AD38 AA38
BF37 BB37
AW37
AT37 AN37
AJ37
BG36 BD36 AK15 AU36
Y47 T47
N47
L47
G47
V46
R46
P46
H46
F46
Y44
U44
T44
M44
F44
J43
C43
N42
L42
Y41
U41
T41 M41 G41
B41
H40
E40
N39
L39
B39
Y38 U38
T38
J38
F38 C38
H37 C37
VSS_8 VSS_9 VSS_10 VSS_11 VSS_12 VSS_13 VSS_14 VSS_15 VSS_16 VSS_17 VSS_18 VSS_19 VSS_20 VSS_21 VSS_22 VSS_23 VSS_24 VSS_25 VSS_26 VSS_27 VSS_28 VSS_29 VSS_30 VSS_31 VSS_32 VSS_33 VSS_34 VSS_35 VSS_36 VSS_37 VSS_38 VSS_39 VSS_40 VSS_41 VSS_42 VSS_43 VSS_44 VSS_45 VSS_46 VSS_47 VSS_48 VSS_49 VSS_50 VSS_51 VSS_52 VSS_53 VSS_54 VSS_55 VSS_56 VSS_57 VSS_58 VSS_59 VSS_60 VSS_61 VSS_62 VSS_63 VSS_64 VSS_65 VSS_66 VSS_67 VSS_68 VSS_69 VSS_70 VSS_71 VSS_72 VSS_73 VSS_74 VSS_75 VSS_76 VSS_77 VSS_78 VSS_79 VSS_80 VSS_81 VSS_82 VSS_83 VSS_84 VSS_85 VSS_86 VSS_87 VSS_88 VSS_89 VSS_90 VSS_91 VSS_92 VSS_93 VSS_94 VSS_95 VSS_96 VSS_97 VSS_98 VSS_99
CANTIGA_1p0
CANTIGA_1p0
VSS
VSS
VSS_100 VSS_101 VSS_102 VSS_103 VSS_104 VSS_105 VSS_106 VSS_107 VSS_108 VSS_109 VSS_110 VSS_111 VSS_112 VSS_113 VSS_114 VSS_115 VSS_116 VSS_117 VSS_118 VSS_119 VSS_120 VSS_121 VSS_122 VSS_123 VSS_124 VSS_125 VSS_126 VSS_127 VSS_128 VSS_129 VSS_130 VSS_131 VSS_132 VSS_133 VSS_134 VSS_135 VSS_136 VSS_137 VSS_138 VSS_139 VSS_140 VSS_141 VSS_142 VSS_143 VSS_144 VSS_145 VSS_146 VSS_147 VSS_148 VSS_149 VSS_150 VSS_151 VSS_152 VSS_153 VSS_154 VSS_155 VSS_156 VSS_157 VSS_158 VSS_159 VSS_160 VSS_161 VSS_162 VSS_163 VSS_164 VSS_165 VSS_166 VSS_167 VSS_168 VSS_169 VSS_170 VSS_171 VSS_172 VSS_173 VSS_174 VSS_175 VSS_176 VSS_177 VSS_178 VSS_179 VSS_180 VSS_181 VSS_182 VSS_183 VSS_184 VSS_185 VSS_186 VSS_187 VSS_188 VSS_189 VSS_190 VSS_191 VSS_192 VSS_193 VSS_194 VSS_195 VSS_196 VSS_197 VSS_198 VSS_199
4
AM36 AE36 P36 L36 J36 F36 B36 AH35 AA35 Y35 U35 T35 BF34 AM34 AJ34 AF34 AE34 W34 B34 A34 BG33 BC33 BA33 AV33 AR33 AL33 AH33 AB33 P33 L33 H33 N32 K32 F32 C32 A31 AN29 T29 N29 K29 H29 F29 A29 BG28 BD28 BA28 AV28 AT28 AR28 AJ28 AG28 AE28 AB28 Y28 P28 K28 H28 F28 C28 BF26 AH26 AF26 AB26 AA26 C26 B26 BH25 BD25 BB25 AV25 AR25 AJ25 AC25 Y25 N25 L25 J25 G25 E25 BF24 AD12 AY24 AT24 AJ24 AH24 AF24 AB24 R24 L24 K24 J24 G24 F24 E24 BH23 AG23 Y23 B23 A23 AJ6
3
U2J
U2J
BG21
VSS_199
L12
VSS_200
AW21
VSS_201
AU21
VSS_202
AP21
VSS_203
AN21
VSS_204
AH21
VSS_205
AF21
VSS_206
AB21
VSS_207
R21
VSS_208
M21
VSS_209
J21
VSS_210
G21
VSS_211
BC20
VSS_212
BA20
VSS_213
AW20
VSS_214
AT20
VSS_215
AJ20
VSS_216
AG20
VSS_217
Y20
VSS_218
N20
VSS_219
K20
VSS_220
F20
VSS_221
C20
VSS_222
A20
VSS_223
BG19
VSS_224
A18
VSS_225
BG17
VSS_226
BC17
VSS_227
AW17
VSS_228
AT17
VSS_229
BA16 AU16
AN16
BG15 AC15
W15
BG14 AA14
BG13 BC13 BA13
AN13 AJ13 AE13
BF12 AV12 AT12
AM12
AA12
BD11 BB11 AY11 AN11 AH11
BG10 AV10 AT10 AJ10 AE10 AA10
AM9
R17 M17 H17 C17
N16 K16 G16 E16
A15
C14
N13 L13 G13 E13
J12
A12
Y11 N11 G11 C11
M10 BF9 BC9 AN9
AD9
G9
B9 BH8 BB8 AV8 AT8
VSS_230 VSS_231 VSS_232 VSS_233
VSS_235 VSS_237
VSS_238 VSS_239 VSS_240 VSS_241 VSS_242 VSS_243 VSS_244 VSS_245 VSS_246 VSS_247 VSS_248 VSS_249 VSS_250 VSS_251 VSS_252
VSS_255 VSS_256 VSS_257 VSS_258 VSS_259 VSS_260 VSS_261 VSS_262 VSS_263 VSS_264 VSS_265 VSS_266 VSS_267 VSS_268 VSS_269 VSS_270 VSS_271 VSS_272 VSS_273
VSS_275 VSS_276 VSS_277 VSS_278 VSS_279 VSS_280 VSS_281 VSS_282 VSS_283 VSS_284 VSS_285 VSS_286 VSS_287 VSS_288 VSS_289 VSS_290 VSS_291 VSS_292 VSS_293 VSS_294 VSS_295 VSS_296
CANTIGA_1p0
CANTIGA_1p0
VSS
VSS
VSS SCB
VSS SCB
VSS_297 VSS_298 VSS_299 VSS_300 VSS_301 VSS_302 VSS_303 VSS_304 VSS_305 VSS_306 VSS_307 VSS_308 VSS_309 VSS_310 VSS_311 VSS_312 VSS_313 VSS_314 VSS_315 VSS_316 VSS_317 VSS_318 VSS_319 VSS_320 VSS_321 VSS_322 VSS_323 VSS_324 VSS_325
VSS_327 VSS_328 VSS_329 VSS_330 VSS_331 VSS_332 VSS_333 VSS_334 VSS_335 VSS_336 VSS_337 VSS_338 VSS_339 VSS_340 VSS_341 VSS_342 VSS_343 VSS_344 VSS_345 VSS_346 VSS_347 VSS_348 VSS_349 VSS_350
VSS_351 VSS_352 VSS_353 VSS_354
VSS_NCTF_1 VSS_NCTF_2 VSS_NCTF_3 VSS_NCTF_4 VSS_NCTF_5 VSS_NCTF_6 VSS_NCTF_7 VSS_NCTF_8
VSS_NCTF_9 VSS_NCTF_10 VSS_NCTF_11 VSS_NCTF_12 VSS_NCTF_13 VSS_NCTF_14
VSS NCTF
VSS NCTF
VSS_NCTF_15 VSS_NCTF_16
VSS_SCB_1 VSS_SCB_2 VSS_SCB_3 VSS_SCB_4 VSS_SCB_5
NC_26 NC_27 NC_28 NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35
NC
NC
NC_36 NC_37 NC_38 NC_39 NC_40 NC_41 NC_42
2
AH8 Y8 L8 E8 B8 AY7 AU7 AN7 AJ7 AE7 AA7 N7 J7 BG6 BD6 AV6 AT6 AM6 M6 C6 BA5 AH5 AD5 Y5 L5 J5 H5 F5 BE4
BC3 AV3 AL3 R3 P3 F3 BA2 AW2 AU2 AR2 AP2 AJ2 AH2 AF2 AE2 AD2 AC2 Y2 M2 K2 AM1 AA1 P1 H1
U24 U28 U25 U29
AF32 AB32 V32 AJ30 AM29 AF29 AB29 U26 U23 AL20 V20 AC19 AL17 AJ17 AA17 U17
BH48 BH1 A48 C1 A3
E1 D2 C3 B4 A5 A6 A43 A44 B45 C46 D47 B47 A46 F48 E48 C48 B48
1
5
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
3
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
Deciphered Date
Deciphered Date
Deciphered Date
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
2
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
B
B
B
of
of
of
12 44Friday, July 04, 2008
12 44Friday, July 04, 2008
12 44Friday, July 04, 2008
5
http://hobi-elektronika.net
DDR_A_DQS#[0..7](8)
DDR_A_D[0..63](8)
DDR_A_DM[0..7](8)
DDR_A_DQS[0..7](8)
DDR_A_MA[0..14](8)
D D
Layout Note:
C C
Layout Note: Place near JP4.203 & JP4.204
B B
A A
Place near JP4
+1.5V
10U_0603_6.3V6M
10U_0603_6.3V6M
1
C785
C785
C784
C784
2
1
2
1U_0603_10V4Z
1U_0603_10V4Z
10U_0603_6.3V6M
10U_0603_6.3V6M
+0.75V
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C787
C787
C786
C786
2
2
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
2
2
2
C159
C159
C160
C160
1
1
1
5
10U_0603_6.3V6M
10U_0603_6.3V6M
C161
C161
1U_0603_10V4Z
1U_0603_10V4Z
+RTCVCC
1
2
1
C788
C788
2
2
C162
C162
1
+V_DDR3_DIMM_REF(14)
<BOM Structure>
<BOM Structure>
C111
C111
0.1U_0402_16V4Z
0.1U_0402_16V4Z
Layout Note: Place these 4 Caps near Command and Control signals of DIMMA
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
C789
C789
2
10U_0805_6.3V6M
10U_0805_6.3V6M
1
C804
C804
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z C146
C146
1
2
<BOM Structure>
<BOM Structure>
ADD FOR 1111
0.1U_0402_16V4Z
0.1U_0402_16V4Z C147
C147
1
2
<BOM Structure>
<BOM Structure>
4
1K_0402_1%
1K_0402_1%
+V_DDR3_DIMM_REF
2.2U_0805_16V4Z
2.2U_0805_16V4Z C209
C209
1
1
C642
C642
2
2
0.1U_0402_16V4Z
0.1U_0402_16V4Z
<BOM Structure>
<BOM Structure>
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C148
C148
1
1
2
2
<BOM Structure>
<BOM Structure>
<BOM Structure>
<BOM Structure>
4
+1.5V
12
R540
R540
+V_DDR3_DIMM_REF
12
<BOM Structure>
<BOM Structure>
R541
R541 1K_0402_1%
1K_0402_1%
<BOM Structure>
<BOM Structure>
1
C149
C149
+
+
C140
C140 330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
2
3
+V_DDR3_DIMM_REF
DDR_A_D0 DDR_A_D1
DDR_A_DM0 DDR_A_D2
DDR_A_D3 DDR_A_D8
DDR_A_D9 DDR_A_DQS#1
DDR_A_DQS1 DDR_A_D10
DDR_A_D11 DDR_A_D16
DDR_A_D17 DDR_A_DQS#2
DDR_A_DQS2 DDR_A_D18
DDR_A_D19 DDR_A_D24
DDR_A_D25 DDR_A_DM3 DDR_A_D26
DDR_A_D27
10K_0402_5%
10K_0402_5%
1
1
C164
C164
2
2
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
<BOM Structure>
<BOM Structure>
<BOM Structure>
<BOM Structure>
3
DDR_CKE0_DIMMA
DDR_A_BS2 DDR_A_MA12
DDR_A_MA9 DDR_A_MA8
DDR_A_MA5 DDR_A_MA3
DDR_A_MA1 M_CLK_DDR0
M_CLK_DDR#0 DDR_A_MA10
DDR_A_BS0 DDR_A_WE#
DDR_A_CAS# DDR_A_MA13
DDR_CS1_DIMMA#
DDR_A_D32 DDR_A_D33
DDR_A_DQS#4 DDR_A_DQS4
DDR_A_D34 DDR_A_D35
DDR_A_D40 DDR_A_D41
DDR_A_DM5 DDR_A_D42
DDR_A_D43 DDR_A_D48
DDR_A_D49 DDR_A_DQS#6
DDR_A_DQS6 DDR_A_D50
DDR_A_D51 DDR_A_D56
DDR_A_D57 DDR_A_DM7 DDR_A_D58
DDR_A_D59
R124
R124
1 2
<BOM Structure>
<BOM Structure>
0.1U_0402_16V4Z
0.1U_0402_16V4Z
DDR_CKE0_DIMMA(7)
DDR_A_BS2(8)
M_CLK_DDR0(7) M_CLK_DDR#0(7)
DDR_A_BS0(8)
DDR_A_WE#(8)
DDR_A_CAS#(8) M_ODT0 (7)
DDR_CS1_DIMMA#(7)
+3VM
C163
C163
Security Classification
Security Classification
Security Classification
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
+1.5V +1.5V
JP4JP4
VREF_DQ1VSS1
3
VSS2
5
DQ0
7
DQ1
9
VSS4
11
DM0
13
VSS5
15
DQ2
17
DQ3
19
VSS7
21
DQ8
23
DQ9
25
VSS9
27
DQS#1 DQS129RESET#
31
VSS11
33
DQ10
35
DQ11
37
VSS13
39
DQ16
41
DQ17
43
VSS15
45
DQS#2
47
DQS2
49
VSS18
51
DQ18
53
DQ19
55
VSS20
57
DQ24
59
DQ25 VSS2261DQS#3
63
DM3
65
VSS23
67
DQ26
69
DQ27
71
VSS25
73
CKE0
75
VDD1
77
NC1
79
BA2
81
VDD3
83
A12/BC#
85
A9
87
VDD5
89
A8
91
A5
93
VDD7
95
A3
97
A1
99
VDD9
101
CK0
103
CK0#
105
VDD11
107
A10/AP
109
BA0
111
VDD13
113
WE#
115
CAS#
117
VDD15
119
A13
121
S1#
123
VDD17
125
NCTEST
127
VSS27
129
DQ32
131
DQ33
133
VSS29
135
DQS#4
137
DQS4
139
VSS32
141
DQ34
143
DQ35
145
VSS34
147
DQ40
149
DQ41
151
VSS36
153
DM5
155
VSS37
157
DQ42
159
DQ43
161
VSS39
163
DQ48
165
DQ49
167
VSS41
169
DQS#6
171
DQS6
173
VSS44
175
DQ50
177
DQ51
179
VSS46
181
DQ56
183
DQ57
185
VSS48
187
DM7
189
VSS49
191
DQ58
193
DQ59
195
VSS51
197
SA0
199
VDDSPD
201
SA1
203
12
R123
R123
10K_0402_5%
10K_0402_5%
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
205
<BOM Structure>
<BOM Structure>
VTT1 G1
DQ4 DQ5
VSS3
DQS#0
DQS0
VSS6
DQ6 DQ7
VSS8 DQ12 DQ13
VSS10
DM1
VSS12
DQ14 DQ15
VSS14
DQ20 DQ21
VSS16
DM2
VSS17
DQ22 DQ23
VSS19
DQ28 DQ29
VSS21
DQS3
VSS24
DQ30 DQ31
VSS26
CKE1 VDD2
A15 A14
VDD4
A11
A7
VDD6
A6 A4
VDD8
A2 A0
VDD10
CK1
CK1#
VDD12
BA1
RAS#
VDD14
S0#
ODT0
VDD16
ODT1
NC2
VDD18
VREF_CA
VSS28
DQ36 DQ37
VSS30
DM4
VSS31
DQ38 DQ39
VSS33
DQ44 DQ45
VSS35
DQS#5
DQS5
VSS38
DQ46 DQ47
VSS40
DQ52 DQ53
VSS42
DM6
VSS43
DQ54 DQ55
VSS45
DQ60 DQ61
VSS47
DQS#7
DQS7
VSS50
DQ62 DQ63
VSS52
EVENT#
SDA
SCL
VTT2
G2
+0.75V
Deciphered Date
Deciphered Date
Deciphered Date
2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72
74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204
206
2
DDR_A_D4 DDR_A_D5
DDR_A_DQS#0 DDR_A_DQS0
DDR_A_D6 DDR_A_D7
DDR_A_D12 DDR_A_D13
DDR_A_DM1 SM_DRAMRST#
DDR_A_D14 DDR_A_D15
DDR_A_D20 DDR_A_D21
DDR_A_DM2 DDR_A_D22
DDR_A_D23 DDR_A_D28
DDR_A_D29 DDR_A_DQS#3
DDR_A_DQS3 DDR_A_D30
DDR_A_D31
DDR_CKE1_DIMMA
DDR_A_MA14 DDR_A_MA11
DDR_A_MA7 DDR_A_MA6
DDR_A_MA4 DDR_A_MA2
DDR_A_MA0 M_CLK_DDR1
M_CLK_DDR#1 DDR_A_BS1
DDR_A_RAS# DDR_CS0_DIMMA#
M_ODT0 M_ODT1
DDR_VREF_CA_DIMMA DDR_A_D36
DDR_A_D37 DDR_A_DM4 DDR_A_D38
DDR_A_D39 DDR_A_D44
DDR_A_D45 DDR_A_DQS#5
DDR_A_DQS5 DDR_A_D46
DDR_A_D47 DDR_A_D52
DDR_A_D53 DDR_A_DM6 DDR_A_D54
DDR_A_D55 DDR_A_D60
DDR_A_D61 DDR_A_DQS#7
DDR_A_DQS7 DDR_A_D62
DDR_A_D63 PM_EXTTS#0_1
CLK_SMBDATA CLK_SMBCLK
+0.75V
2
SM_DRAMRST# (7,14)
DDR_CKE1_DIMMA (7)
M_CLK_DDR1 (7) M_CLK_DDR#1 (7)
DDR_A_BS1 (8) DDR_A_RAS# (8)
DDR_CS0_DIMMA# (7)
M_ODT1 (7)
R542
R542
1 2
0_0402_5%
0_0402_5%
PM_EXTTS#0_1 (7,14)
CLK_SMBDATA (14,15) CLK_SMBCLK (14,15)
DDR3 SO-DIMM A REVERSE
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
1
+V_DDR3_DIMM_REF
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
1
1
C791
C791
2
2
Compal Electronics, Inc.
Compal Electronics, Inc.
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
1
401559
401559
401559
C790
C790
B
B
B
of
of
of
13 44Friday, July 04, 2008
13 44Friday, July 04, 2008
13 44Friday, July 04, 2008
5
http://hobi-elektronika.net
DDR_B_DQS#[0..7](8)
DDR_B_D[0..63](8)
DDR_B_DM[0..7](8)
DDR_B_DQS[0..7](8)
DDR_B_MA[0..14](8)
D D
Layout Note: Place near JP5
Layout Note: Place these 4 Caps near Command
+1.5V
10U_0805_6.3V6M
10U_0805_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
1
C793
C793
C794
C792
C792
C C
B B
A A
2
Layout Note: Place near JP5.203 & JP5.204
+0.75V
1U_0603_10V4Z
1U_0603_10V4Z
C794
2
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
1U_0603_10V4Z
2
2
C185
C185
C186
C186
1
1
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
10U_0603_6.3V6M
1
2
2
C187
C187
1
5
1U_0603_10V4Z
1U_0603_10V4Z
C795
C795
1
1
C796
C796
2
2
10U_0805_6.3V6M
10U_0805_6.3V6M
1
2
C805
C805
C188
C188
2
1
and Control signals of DIMMA
0.1U_0402_16V4Z
0.1U_0402_16V4Z
0.1U_0402_16V4Z
C797
C797
1
2
0.1U_0402_16V4Z
10U_0603_6.3V6M
10U_0603_6.3V6M
C172
C172
1
2
<BOM Structure>
<BOM Structure>
<BOM Structure>
<BOM Structure>
1
2
10U_0603_6.3V6M
10U_0603_6.3V6M
C173
C173
0.1U_0402_16V4Z
0.1U_0402_16V4Z
1
2
<BOM Structure>
<BOM Structure>
C174
C174
0.1U_0402_16V4Z
0.1U_0402_16V4Z
4
1
C175
C175
1
+
+
2
2
<BOM Structure>
<BOM Structure>
4
+V_DDR3_DIMM_REF(13)
C643
C643 330U_D2E_2.5VM_R7
330U_D2E_2.5VM_R7
3
+1.5V +1.5V
+V_DDR3_DIMM_REF
JP5JP5
VREF_DQ1VSS1
3
DDR_B_D0
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0805_16V4Z
2.2U_0805_16V4Z
1
1
C165
C165
2
2
DDR_B_BS2(8)
M_CLK_DDR2(7) M_CLK_DDR#2(7)
DDR_B_BS0(8)
DDR_B_WE#(8)
DDR_B_CAS#(8) M_ODT2 (7)
DDR_CS3_DIMMB#(7)
+3VM
C189
C189
Security Classification
Security Classification
Security Classification
DDR_B_D1 DDR_B_DM0 DDR_B_D2
C166
C166
DDR_B_D3 DDR_B_D8
DDR_B_D9 DDR_B_DQS#1
DDR_B_DQS1 DDR_B_D10
DDR_B_D11 DDR_B_D16
DDR_B_D17 DDR_B_DQS#2
DDR_B_DQS2 DDR_B_D18
DDR_B_D19 DDR_B_D24
DDR_B_D25 DDR_B_DM3 DDR_B_D26
DDR_B_D27
DDR_CKE2_DIMMB
DDR_B_BS2 DDR_B_MA12
DDR_B_MA9 DDR_B_MA8
DDR_B_MA5 DDR_B_MA3
DDR_B_MA1 M_CLK_DDR2
M_CLK_DDR#2 DDR_B_MA10
DDR_B_BS0 DDR_B_WE#
DDR_B_CAS# DDR_B_MA13
DDR_CS3_DIMMB#
DDR_B_D32 DDR_B_D33
DDR_B_DQS#4 DDR_B_DQS4
DDR_B_D34 DDR_B_D35
DDR_B_D40 DDR_B_D41
DDR_B_DM5 DDR_B_D42
DDR_B_D43 DDR_B_D48
DDR_B_D49 DDR_B_DQS#6
DDR_B_DQS6 DDR_B_D50
DDR_B_D51 DDR_B_D56
DDR_B_D57 DDR_B_DM7 DDR_B_D58
DDR_B_D59
R127
R127
1 2
10K_0402_5%
10K_0402_5%
1
2
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z
Issued Date
Issued Date
Issued Date
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
<BOM Structure>
<BOM Structure>
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
1 2
1
R126
R126
C190
C190
2
<BOM Structure>
<BOM Structure>
0.1U_0402_16V4Z
0.1U_0402_16V4Z
<BOM Structure>
<BOM Structure>
3
10K_0402_5%
10K_0402_5%
<BOM Structure>
<BOM Structure>
VSS2
5
DQ0
7
DQ1
9
VSS4
11
DM0
13
VSS5
15
DQ2
17
DQ3
19
VSS7
21
DQ8
23
DQ9
25
VSS9
27
DQS#1 DQS129RESET# VSS1131VSS12
33
DQ10
35
DQ11 VSS1337VSS14
39
DQ16
41
DQ17 VSS1543VSS16
45
DQS#2
47
DQS2
49
VSS18
51
DQ18
53
DQ19
55
VSS20
57
DQ24
59
DQ25 VSS2261DQS#3
63
DM3 VSS2365VSS24
67
DQ26
69
DQ27 VSS2571VSS26
73
CKE0
75
VDD1
77
NC1
79
BA2
81
VDD3
83
A12/BC#
85
A9
87
VDD5
89
A8
91
A5
93
VDD7
95
A3
97
A1
99
VDD9
101
CK0
103
CK0#
105
VDD11
107
A10/AP
109
BA0
111
VDD13
113
WE#
115
CAS#
117
VDD15
119
A13
121
S1#
123
VDD17
125
NCTEST
127
VSS27
129
DQ32
131
DQ33
133
VSS29
135
DQS#4
137
DQS4
139
VSS32
141
DQ34
143
DQ35
145
VSS34
147
DQ40
149
DQ41
151
VSS36
153
DM5
155
VSS37
157
DQ42
159
DQ43
161
VSS39
163
DQ48
165
DQ49
167
VSS41
169
DQS#6
171
DQS6
173
VSS44
175
DQ50
177
DQ51
179
VSS46
181
DQ56
183
DQ57
185
VSS48
187
DM7
189
VSS49
191
DQ58
193
DQ59
195
VSS51
197
SA0
199
VDDSPD
201
SA1
203
VTT1
205
G1
+0.75V
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2007/09/29 2007/09/29
2 4
DQ4
6
DQ5
8
VSS3
10
DQS#0
12
DQS0
14
VSS6
16
DQ6
18
DQ7
20
VSS8
22
DQ12
24
DQ13
26
VSS10
28
DM1
30 32 34
DQ14
36
DQ15
38 40
DQ20
42
DQ21
44 46
DM2
48
VSS17
50
DQ22
52
DQ23
54
VSS19
56
DQ28
58
DQ29
60
VSS21
62 64
DQS3
66 68
DQ30
70
DQ31
72
74
CKE1
76
VDD2
78
A15
80
A14
82
VDD4
84
A11
86
A7
88
VDD6
90
A6
92
A4
94
VDD8
96
A2
98
A0
100
VDD10
102
CK1
104
CK1#
106
VDD12
108
BA1
110
RAS#
112
VDD14
114
S0#
116
ODT0
118
VDD16
120
ODT1
122
NC2
124
VDD18
126
VREF_CA
128
VSS28
130
DQ36
132
DQ37
134
VSS30
136
DM4
138
VSS31
140
DQ38
142
DQ39
144
VSS33
146
DQ44
148
DQ45
150
VSS35
152
DQS#5
154
DQS5
156
VSS38
158
DQ46
160
DQ47
162
VSS40
164
DQ52
166
DQ53
168
VSS42
170
DM6
172
VSS43
174
DQ54
176
DQ55
178
VSS45
180
DQ60
182
DQ61
184
VSS47
186
DQS#7
188
DQS7
190
VSS50
192
DQ62
194
DQ63
196
VSS52
198
EVENT#
200
SDA
202
SCL
204
VTT2
206
G2
Deciphered Date
Deciphered Date
Deciphered Date
2
DDR_B_D4 DDR_B_D5
DDR_B_DQS#0 DDR_B_DQS0
DDR_B_D6 DDR_B_D7
DDR_B_D12 DDR_B_D13
DDR_B_DM1 SM_DRAMRST#
DDR_B_D14 DDR_B_D15
DDR_B_D20 DDR_B_D21
DDR_B_DM2 DDR_B_D22
DDR_B_D23 DDR_B_D28
DDR_B_D29 DDR_B_DQS#3
DDR_B_DQS3 DDR_B_D30
DDR_B_D31
DDR_CKE3_DIMMB
DDR_B_MA14 DDR_B_MA11
DDR_B_MA7 DDR_B_MA6
DDR_B_MA4 DDR_B_MA2
DDR_B_MA0 M_CLK_DDR3
M_CLK_DDR#3 DDR_B_BS1
DDR_B_RAS# DDR_CS2_DIMMB#
M_ODT2 M_ODT3
DDR_VREF_CA_DIMMB
DDR_B_D36 DDR_B_D37
DDR_B_DM4 DDR_B_D38
DDR_B_D39 DDR_B_D44
DDR_B_D45 DDR_B_DQS#5
DDR_B_DQS5 DDR_B_D46
DDR_B_D47 DDR_B_D52
DDR_B_D53 DDR_B_DM6 DDR_B_D54
DDR_B_D55 DDR_B_D60
DDR_B_D61 DDR_B_DQS#7
DDR_B_DQS7 DDR_B_D62
DDR_B_D63 PM_EXTTS#0_1
CLK_SMBDATA CLK_SMBCLK
+0.75V
2
SM_DRAMRST# (7,13)
DDR_CKE3_DIMMB (7)DDR_CKE2_DIMMB(7)
M_CLK_DDR3 (7) M_CLK_DDR#3 (7)
DDR_B_BS1 (8) DDR_B_RAS# (8)
DDR_CS2_DIMMB# (7)
M_ODT3 (7)
R543
R543
1 2
same with intel DDR3 CRB connection
PM_EXTTS#0_1 (7,13)
CLK_SMBDATA (13,15) CLK_SMBCLK (13,15)
1
+V_DDR3_DIMM_REF
0_0402_5%
0_0402_5%
0.1U_0402_16V4Z
0.1U_0402_16V4Z
2.2U_0603_6.3V4Z
2.2U_0603_6.3V4Z C798
C798
1
1
C799
C799
2
2
DDR3 SO-DIMM B REVERSE
Compal Electronics, Inc.
Compal Electronics, Inc.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
Compal Electronics, Inc.
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
SCHEMATIC, M/B A4311
401559
401559
401559
1
B
B
B
of
14 44Friday, July 04, 2008
of
14 44Friday, July 04, 2008
of
14 44Friday, July 04, 2008
Loading...
+ 30 hidden pages