ZARLINK ZL49010, ZL49011, ZL49020, ZL49021, ZL49030, ZL49031 DATA SHEET
Specifications and Main Features
Frequently Asked Questions
User Manual
查询ZL49010供应商
ZL49010/1, ZL49020/1, ZL49030/1
Wide Dynamic Range DTMF Receiver
Data Sheet
Features
•Wide dynamic range (50dB) DTMF Receiver
•Call progress (CP) detection via cadence
indication
•4-bit synchronous serial data output
•Software controlled guard time for ZL490x0
•Internal guard time circuitry for ZL490x1
•Powerdown option (ZL4901x & ZL4903x)
•3.579MHz crystal or ceramic resonator (ZL4903x
and ZL4902x)
•External clock input (ZL4901x)
•Guarantees non-detection of spurious tones
Applications
•Integrated telephone answering machine
•End-to-end signalling
•Fax Machines
Description
The ZL490xx is a family of high performance DTMF
receivers which decode all 16 tone pairs into a 4-bit
binary code. Th ese devices incorporate an AGC for
wide dynamic range and are suitable for end-to-end
signalling. The ZL490x0 provides an early steering
(ESt) logic output to indicate the detection of a DTM F
signal and requires external software guard time to
validate the DTMF digit. The ZL490x1, with preset
internal guard times, uses a delay steering (DStD)
logic output to i ndicate the detection o f a valid DTMF
digit. The 4-bit DTMF binary digit can be clocked out
synchronously at th e serial data (SD) outpu t. The SD
pin is multiplexed with call progress detector output. In
the presence of supervis ory tones, the call progress
1
PWDN
VDD
VSS
2
OSC2
OSC1
(CLK)
1. ZL49010/1 and ZL49030 /1 only.
2. ZL49020/1 and ZL49030 /1 only.
3. ZL490x1 only.
Voltage
Bias Circuit
AGC
Oscillator
and
Clock
Circuit
Zarlink, ZL and the Zarlink Semiconductor logo are trademarks of Zarlink Semiconductor Inc.
Steering
Circuit
High
Group
Filter
Antialias
Filter
To All Chip Clock s
Dial
Tone
Filter
Digital
Detector
Algorithm
Low
Group
Filter
Energy
Detection
Figure 1 - Functional Block Diagram
1
Zarlink Semiconductor Inc.
Copyright 2003, Zarlink Semiconductor Inc. All Rights Reserved.
Code
Converter
and
Latch
Digital
Guard
3
Time
Parallel to
Serial
Converter
& Latch
Mux
ESt
or
DStD
ACK
SD
ZL49010/1, ZL49020/1, ZL49030/1Data Sheet
detector circuit indicates the cadence (i.e., envelope) of the tone burst. The cadence information can then be
processed by an extern al microcont roller to identi fy specific c all progress s ignals. The ZL49 02x and ZL490 3x can
be used with a crystal or a cera mic resona tor without additional componen ts. A power-down op tion is prov ided for
the ZL4901x and ZL4903x.
NC
NC
NC
NC
NC
ZL49030/1
1
2
3
4
5
6
7
8
9
10
20 PIN SSOP
20
19
18
17
16
15
14
13
12
11
ZL49010/1ZL49020/1ZL49030/1
INPUT
PWDN
CLK
VSS
1
8
2
7
3
6
4
5
8 PIN PLASTIC DIP
VDD
ESt/
DStD
ACK
SD
INPUT
OSC2
OSC1
VSS
1
2
3
4
VDD
8
ESt/
7
DStD
ACK
6
SD
5
INPUT
PWDN
OSC2
OSC1
VSS
1
NC
2
3
4
5
NC
6
NC
7
NC
8
9
18 PIN PLASTIC SOIC
18
17
16
15
14
13
12
11
10
VDD
NC
NC
ESt/DStD
NC
ACK
NC
SD
NC
INPUT
PWDN
OSC2
OSC1
VSS
Figure 2 - Pin C onnectio ns
Pin Description
Pin #
4903x4902x4901x
21 1INPUTDTMF/CP Input. Input signal must be AC coupled via capacitor.
42 -OSC2Oscillator Output.
63 3OSC1
94 4V
1155SDSerial Data/Call Progress Output. This pin serves the dual function
1366ACKAcknowledge Pulse Input. After ESt or DStD is high, applying a
1577ESt
NameDescription
Oscillator/Clock Input. This pin can either be driven by:
(CLK)
1)an external digital clock with defined input logic levels. OSC2
should be left open.
2)connecting a crystal or ceramic resonator between OSC1 and
OSC2 pins.
Ground. (0V)
SS
of being the serial data output when clock pulses are applied after
validation of DTMF signal, and also indicates the cadence of call
progress input. As DTMF signal lies in the same frequency band as
call progress signal, this pin may toggle for DTMF input. The SD pin
is at logic low in powerdown state.
sequence of four pulses on this pin will then shift out four bits on the
SD pin, representing the decoded DTMF digit. The rising edge of the
first clock is used to latch the 4-bit data prior to shifting. This pin is
pulled down internally. The idle state of the ACK signal should be
low.
Early Steering Output. A logic high on ESt indicates that a DTMF
(ZL490x0)
signal is present. ESt is at logic low in powerdown state.
NC
NC
VDD
NC
ESt/DStD
NC
ACK
SD
NC
NC
DStD
(ZL490x1)
Delayed Steering Output. A logic high on DStD indicates that a
valid DTMF digit has been detected. DStD is at logic low in
powerdown state.
2
Zarlink Semiconductor Inc.
ZL49010/1, ZL49020/1, ZL49030/1Data Sheet
Pin Description (continued)
Pin #
NameDescription
4903x4902x4901x
1888V
Positive Power Supply (5 V Typ.) Performance of the device can be
DD
optimized by minimizing noise on the supply rails. Decoupling
and VSS are therefore recommended.
DD
1,5,7,8,
capacitor s across V
--NCNo Connection. Pin is unconnected internally.
10, 12,
14,16,
17
3- 2PWDNPower Down Input. A logic high on this pin will power down the
device to reduce power consumption. This pin is pulled down
internally and can be left open if not used. ACK pin should be at logic
’0’ to power down device.
The ZL490xxs are high performance and low power consumption DT MF receivers. These devices provide wide
dynamic range DTMF detection and a serial decoded data output. These devices also incorporate an energy
detection circuit. An inp ut voiceband sig nal is applied to the dev ices via a series decoupling ca pacitor. Following
the unity gain buffering, the s ign al ent ers the AGC circuit fo ll owed by an anti-aliasing fi lter. The bandlim ite d o utpu t
is routed to a di al to ne fil ter stage and to th e inp ut of the ene rgy detectio n circuit. A b andsp lit fi lter is the n use d to
separate the input DTM F signal into high and low gro up tones. The high group and low group tones are then
verified and deco ded by the internal frequency countin g and DTMF detection circuitry. Following the detectio n
stage, the valid DTMF digit is translated to a 4-bit binary code (via an internal look-up ROM). Data bits can then be
shifted out serially by applying external clock pulses.
Automatic Gain Control (AGC) Circuit
As the device operates on a sing le pow er supp ly, the input signal is biased int ernal ly at appr ox imately VDD/2. With
large input signal amplitude (between 0 and approximately -30dBm for each tone of the composite signal), the AGC
is activated to preve nt the input signal from bein g clipped. At low input level , the AGC remains inactive a nd the
input signal is passed directly to the hardware DTMF detection algorithm and to the energy detection circuit.
Filter and Decoder Section
The signal entering the DTMF detection circuitry is filtered by a notch filter at 350 and 440 Hz for dial tone rejection.
The composite dual- tone signal is further split into its in dividual high and low frequency compon ents by two 6
order switched capaci tor bandpass filters. The high group and low group tones are the n smoothed by separate
th
3
Zarlink Semiconductor Inc.
ZL49010/1, ZL49020/1, ZL49030/1Data Sheet
output filters and sq uared by high gain limiting c omparators. The resulting squa rewave signals are applie d to a
digital detection circuit where an averaging algorithm is employed to determine the valid DTMF signal. For
ZL490x0, upon recogni tion of a valid frequen cy from each tone group, the early st eering (ESt) output will go high ,
indicating that a DT MF tone has been detected . A ny s ubs eq uen t l oss of DT M F s ig nal c on diti on wi ll c au se th e ESt
pin to go low. For ZL490x1, an internal delayed steering counter validates the early steering signal after a
predetermined guard time which requ ires no ext ernal componen ts. The delayed st eering (DStD) will go high on ly
when the validation per io d has el apsed . O nce the DStD output is high, the subsequent los s o f early s tee ring s i gnal
due to DTMF signal drop out wil l activa te the in terna l counter for a val idation o f tone abs ent gu ard time. T he DStD
output will go low only after this validation period.
Energy Detect io n
The output signal from the AGC circuit is also applied to the energy detection circuit. The detection circuit consists
of a threshold compar ator and an active integrator. When the s ignal level is above th e threshold of the internal
comparator (-35dBm), the energy detector produces an energy present indication on the SD output. The integrator
ensure the SD output will remain at high even though the input signal is changing. When the input signal is
removed, the SD output will go low following the integrator decay time. Short decay time enables the signal
envelope (or cadenc e) to be generated a t the SD output. An external microcon troller can monitor thi s output for
specific call pr ogress sign als. Si nce prese nce of sp eech and DTMF sig nals (abov e the thr eshold lim it) can ca use
the SD output to toggle, both ESt (DS tD) and SD outputs should be monitored to ensure correct signal identification.
As the energy detector is multiplexed with the digital serial data output at the SD pin, the detector output is selected
at all times except du ring t he ti me betwe en t he r isi ng e dge o f the fir st pu ls e an d the fal ling e dge of the fourth pulse
applied at the ACK pin.
Serial Data (SD) Output
When a valid DTMF signal bur st is present, ESt or DStD will go high. The application of four clock pulse s on the
ACK pin will provide a 4-bit s erial binary code representing the decoded DTMF digit on the SD pin output . The
rising edge of the fi rst puls e applie d on the AC K pin latches and sh ifts the leas t signi ficant bit of the decode d digi t
on the SD pin. The next three pulses on ACK pi n will sh ift the remain ing latched bits in a serial forma t (see Fig ure
5). If less than four pulses are applie d to the ACK pin, new data cannot be latche d even though ESt/DStD can be
valid. Clock pulses should be applied to clock out any remaining data bits to resume normal operation. Any
transitions in exc ess of four puls es will be ignor ed until the next r ising edge of the ESt/DStD. ACK should idle at
logic low. The 4-bit binary representing all 16 standard DTMF digits are shown in Table .
Powerdown Mode (ZL4901x/4903x)
The ZL4901x/4903x d evices offer a powerdo wn func tion to p rese rve powe r con sumption when the d evic e is not i n
use. A logic high can be applied at the PWDN pin to place the device in powerdown mode. The ACK pin should be
kept at logic low to avoid undefined ESt/DStD and SD outputs (see Table 3).
Frequency 1 (Hz) Frequency 2 (Hz) On/OffDescription
350440continuousNorth American Dial Tones
425---continuousEuropean Dial Tones
400---continuousFar East Dial Tones
4806200.5s/0.5sNorth American Line Busy
440---0.5s/0.5sJapanese Line Busy
4806200.25s/0.25sNorth American Reorder To nes
4404802.0s/4.0sNorth American Audible Ringing
4806200.25s/0.25sNorth American Reorder To nes
Table 4 - Call Progres s Tones
Oscillator
The ZL4902x/4903x c an be used in both ext ernal clock or two pin osc illator mod e. In two pin os cillator mod e, the
oscillator circuit is completed by connecting either a 3.579MHz crystal or ceramic resonator across OSC1 and
OSC2 pins. It is also possible to configure a number of these devices (4 maximum) employing only a single
oscillator crystal. Th e OSC2 output of the first devi ce in the chain is connected to the OSC1 input of the next
device. Subsequent devic es are connected similarily. The oscillator circuit can also be driv en by an 3.579MHz
external clock applied on pin OSC 1. The OSC2 pin should be left open.
For ZL4901x devices, the CLK input is driven directly by an 3.579MHz external digital clock.
5
Zarlink Semiconductor Inc.
Loading...
+ 9 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.