August 21, 2001 (Version 3.1) 1
Features
• 10 ns pin-to- pin log ic delays on all pins
•f
CNT
to 111 MHz
• 216 ma c r oc el ls wit h 48 00 usable gates
• Up to 16 6 us er I /O pin s
• 5 V in-system programmable
- Endurance of 10,000 program/erase cycl es
- Program/erase over full commer cial voltage and
temperature range
• Enhanced pin-locking a rchitecture
• Flexible 36V18 Function Block
- 90 product terms drive any or all of 18 macrocells
within Function Block
- Global and product term clocks, output enables, set
and reset signals
• Extensive IEEE Std 1149.1 bounda ry- scan (JTAG)
support
• Programmable power reduction mode in each
macrocell
• Slew rate control on individual outputs
• User programmable ground pin capability
• Extended pattern security features for design protection
• High -drive 24 mA outputs
• 3.3 V or 5 V I/O capability
• Ad vanc e d CMO S 5V Fast FL A SH tec hn ology
• Supports parallel programming of more than one
XC9500 concurrently
• Available in 160-pin PQFP, 352-pin BGA, and 208-pin
HQFP pa ckages
Description
The XC95216 is a high-performance CPLD providing
advanced in-system programming and test capabilities for
gener al pu rpose lo gic integr a tion. It is c om p r i se d o f twelve
36V1 8 Func tion Blo cks, prov id ing 4 ,800 usable gat es wit h
propagation delays of 10 ns. See Figure 2 for the architec-
ture overview.
Power Managemen t
Power diss ipation c an be reduced in t h e XC95216 by configuring macrocells to standard or low-power modes of
operation. Unused macrocells are turned off to minimize
power dissipation.
Opera t in g cu r re nt for eac h design can be ap pr ox im ate d for
spec ifi c op er at in g co nditions us in g the following eq ua tio n:
I
CC
(mA) =
MC
HP
(1.7) + MCLP (0.9) + MC (0.006 mA/MHz) f
Where:
MC
HP
= Macrocells in high-performance mode
MC
LP
= Macrocells in low-power mode
MC = Total number of macrocells used
f = Clock frequency (MHz)
Figure 1 shows a typical calculation for the XC95216
device.
1
XC95216 In-System Programmable
CPLD
Augu st 21 , 20 0 1 (V e r si on 3.1)
10*
Product Specification