DS092 (v1.0) January 3, 2002 www.xilinx.com 1
Advance Product Specification 1-800-255-7778
© 2002 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
Features
• Optimized for 1.8V systems
- Industry’s fastest low power CPLD
- Static Icc of less than 100 microamps at all times
- Densities from 32 to 512 macrocells
• Industry’s best 0.18 micron CMOS CPLD
- Optimized architecture for effective logic synthesis
- Multi-voltage I/O operation — 1.5V to 3.3V
• Available in multiple package options
- 44-pin PLCC with 33 user I/O
- 44-pin VQFP with 33 user I/O
- 56-ball CP (0.05mm) BGA with 45 user I/O
- 100-pin VQFP with 64 user I/O
• Advanced syste m features
- Fastest in system programming
· 1.8V ISP using IEEE 1532 (JTAG) interface
- IEEE1149.1 JTA G Boundary Scan Test
- Optional Schmitt trigger input (per pin)
- Unsurpassed low power management
- FZP 100% CMOS product ter m gene ration
- Flexible clocking modes
· Optional DualEDGE triggered registers
- Global signal options with macrocell control
· Multiple global clocks with phase selection per
macrocell
· Multiple global output enables
· Global set/reset
- Abundant product term clocks, output enables and
set/resets
- Efficient control term clocks, output enables and
set/resets for each macrocell and shared across
function blocks
- Advanced design security
- Open-drain output option for Wired-OR and LED
drive
- Optional bus-hold or weak pullup on selected I/O
pins
- Optional configurable grounds on unused I/Os
- Mixed I/O voltages compatible with 1.5V, 1.8V,
2.5V, and 3.3V logic levels on all parts
- PLA architecture
· Superior pinout retention
· 100% product term routability across function
block
- Hot pluggable
- Design entry /verification using Xilinx and industry
standard CAE tools
- Free software support for all densities using Xilinx
WebPACK™ or WebFITTER™ tools
- Industr y leading nonvolatile 0.18 micron CMOS
process
- Guaranteed 1,000 program /era se cycl e s
- Guaranteed 20 year data retention
Refer to the CoolRunner™-II family data sheet for architec-
ture description.
Description
The CoolRunner-II 64-macrocell device is designed for both
high performance and low po wer applications. This lends
power savings to high-end communication equipment and
high speed to battery operated devices. Due to the low
power stand-by and dynamic operation, overall system reliability is improved
This device consists of four Function Blocks inter-connected by a low power Advanced Interconnect Matrix (AIM).
The AIM feeds 40 true and complement inputs to each
Function Block. The Function Blocks consist of a 40 by 56
P-term PLA and 16 macrocells which contain numerous
configuration bits that allow for combina tional or registered
modes of operation.
Additionally, these registers can be globally reset or preset
and configured as a D or T flip-flop or as a D latch. T here
are also multiple clock signals, both global and local product
term types, configured on a per macrocell basis. Output
control signals include slew rate control, bus hold and open
drain. A Schmitt trigger input is available on a per input pin
basis. In addition to com binatorial and registered outputs,
the registers may be configured as fast inputs.
Clocking is available on a global or Function Block basis.
Three global clocks are available for all Fun ction Blocks as
a synchronous clock source. These clocks are additionally
used to set or preset individual macrocell registers on
power up. Local clocks are generated i n specific Function
Blocks and only available to macrocell registers in that
Function Block.
A DualEDGE flip-flop feature is also available on a per macrocell basis. This feature allows performance where it is
needed without raisin g the total power consum ption of the
entire device.
The CoolRunner-II 64-macrocell CPLD is I/O compatible
with standard LVTTL33 and LVCMOS18, 25, and 33 volts
(see Table 1). This device is also 1.5 volt I/O compatible
with the use of Schmitt inputs.
0
XC2C64 CoolRunner-II CPLD
DS092 (v1.0) January 3, 2002
00
Advance Product Specification
R