http://hobi-elektronika.net
5
SJM50-PU Block Diagram
D D
Thermal Sensor
SMSC
EMC2103
C C
(include SPDIF)
Line Out
MIC In
B B
RJ11
Daughter Board
A A
31
667/800 MHz
667/800 MHz
29
INT.SPKR
1.5W
5
CLK GEN.
ICS9LPRS480BKLFT
DDR2
16,17
DDR2
16,17
Codec
VIA VT1702S
MODEM
MDC Card
3
OP AMP
G1454R41U
28
AZALIA
HDD SATA
ODD SATA
ESATA
4
SATA
SATA
SATA
23
4
AMD Giffin CPU
S1G2 (35W)
638-Pin uFCPGA638
North Bridge
CPU I/F LVDS, CRT I/F
INTEGRATED GRAHPICS
A-Link
South Bridge
21
22
OUT
IN
16X16
AMD RS780M
8,9,10
PCI-E x 4
AMD SB700
USB 2.0/1.1 ports
(10/100/1000Mb) ETHERNET
High Definition Audio
ATA 66/100
ACPI 1.1
LPC I/F
PCI/PCI BRIDGE
11,12,13,14,15
Mini USB
Blue Tooth
Usb Board
24
USB
1 Port
4,5,6,7
PCIex16
LPC BUS
USB
Camera
USB
2 Port
Cardreader
RTS5159
3
Video RAM
64Mbx16x4
GPU ON BOARD
M92-M2
50, 51, 52, 53, 54, 55, 56
PCIe
PCIe
18
26
WPCE773LA0DG
Touch
Pad
29 29
3
LAN
Giga LAN
BCM5784
KBC
Winbond
34 32
55,56
26
Mini 1 Card
Wire LAN
SPI
32
INT.
KB
BIOS
25X16
MEDIA
KEY
MS/MS Pro/xD
/MMC/SD
2
Project code: 91.4FC01.001
PCB P/N : 48.4FC01.0SB
REVISION : 08256-SB
PCB STACKUP
TOP
GND
S
S
GND
BOTTOM
HDMI
20
LCD
18
CRT
19
TXFM RJ45
27 27
30
LPC
33
35
DEBUG
CONN.
2
SJM50
SJM50
SJM50
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Custom
Custom
Custom
Date: Sheet
Date: Sheet
Date: Sheet
1
L1
L2
L3
L4
L5
L6
DCBATOUT
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
BLOCK DIAGRAM
BLOCK DIAGRAM
BLOCK DIAGRAM
SJM50-PU
SJM50-PU
SJM50-PU
1
SYSTEM DC/DC
TPS51125
INPUTS
DCBATOUT
OUTPUTS
5V_S5(8A)
3D3V_S5(6A)
5V_AUX_S5
3D3V_AUX_S5
TPS51124
INPUTS OUTPUTS
DCBATOUT
1D1V_S0(9A)
1D2V_S0(5A)
TPS51117
INPUTS OUTPUTS
DCBATOUT 1D8V_S3(10A)
RT9026PFP
5V_S5
RT9166
3D3V_S0 2D5V_S0
G957
3D3V_S0
G9161
3D3V_S5
CHARGER
DCBATOUT
CPU DC/DC
DDR_VREF_S3
0D9V_S3
(300mA)
1D5V_S0
(1A)
1D2V_S5
(400mA)
ISL88731HRZ
OUTPUTS INPUTS
CHG_PWR
18V 6.0A
ISL6265HR
OUTPUTS INPUTS
VCC_CORE_S0_0
0~1.55V 18A
VCC_CORE_S0_1
0~1.55V 18A
VDDNB
0~1.55V 18A
of
of
of
15 6 Wednesday, December 24, 2008
15 6 Wednesday, December 24, 2008
15 6 Wednesday, December 24, 2008
40
41
42
43
43
43
43
46
39
SB
SB
SB
A
B
C
D
E
http://hobi-elektronika.net
4 4
3 3
2 2
SJM50
SJM50
1 1
SJM50
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
A3
A3
A3
Date: Sheet
Date: Sheet of
Date: Sheet of
Change Lst
Change Lst
Change Lst
SJM50-PU
SJM50-PU
SJM50-PU
of
25 6 Friday, December 05, 2008
25 6 Friday, December 05, 2008
25 6 Friday, December 05, 2008
SB
SB
SB
A
B
C
D
E
3D3V_S0 3D3V_CLK_VDD
1 2
R332
R332
0R0603-PAD
0R0603-PAD
4 4
3D3V_S0
1 2
R330
1 2
R331
R331
0R3-0-U-GP
0R3-0-U-GP
DY
DY
R330
0R0603-PAD
0R0603-PAD
1D2V_S0
3 3
2 2
1 2
C653
C653
1 2
C648
C648
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
3D3V_S0
1 2
C610
C610
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
1D1V_CLK_VDDIO
1 2
1 2
C640
C640
C644
C644
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
CLK_PCIE_SB 11
CLK_PCIE_SB# 11
CLK_PCIE_LAN 26
CLK_PCIE_LAN# 26
CLK_NB_GPPSB 9
CLK_NB_GPPSB# 9
CLK_PCIE_MINI1 30
CLK_PCIE_MINI1# 30
1 2
C594
C594
1 2
1 2
C613
C613
C635
C635
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
3D3V_CLK_VDD
0R0603-PAD
0R0603-PAD
1 2
R285
R285
SC1U10V2KX-1GP
SC1U10V2KX-1GP
CLK_NBHT_CLK 9
CLK_NBHT_CLK# 9
1 2
1 2
C633
C633
C626
C626
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
1 2
C646
C646
C631
C631
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C593
C593
TP83 TPAD14-GP TP83 TPAD14-GP
TP84 TPAD14-GP TP84 TPAD14-GP
TP80 TPAD14-GP TP80 TPAD14-GP
TP81 TPAD14-GP TP81 TPAD14-GP
3D3V_S0
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1
1
1
1
R290
R290
10KR2J-3-GP
10KR2J-3-GP
1 2
1 2
C636
C636
C645
C645
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D1V_CLK_VDDIO
VDD_REF
3D3V_48MPWR_S0
SRC4T_LPRS
SRC4C_LPRS
SRC6T_LPRS
SRC6C_LPRS
1 2
1 2
C614
C614
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
3D3V_CLK_VDD
PD#
2ND = 71.08628.003
2ND = 71.08628.003
PD#
http://hobi-elektronika.net
U44
U44
26
VDDATIG
25
VDDATIG_IO
48
VDDCPU
47
VDDCPU_IO
16
VDDSRC
17
VDDSRC_IO
11
VDDSRC_IO
35
VDDSB_SRC
34
VDDSB_SRC_IO
40
VDDSATA
4
VDD
55
VDDHTT
56
VDDREF
63
VDD48
51
PD#
22
SRC0T_LPRS
21
SRC0C_LPRS
20
SRC1T_LPRS
19
SRC1C_LPRS
15
SRC2T_LPRS
14
SRC2C_LPRS
13
SRC3T_LPRS
12
SRC3C_LPRS
9
SRC4T_LPRS
8
SRC4C_LPRS
SRC6T/SATAT_LPRS42GNDSATA
41
SRC6C/SATAC_LPRS
6
SRC7T_LPRS/27MHZ_SS
5
SRC7C_LPRS/27MHZ_NS
37
SB_SRC0T_LPRS
36
SB_SRC0C_LPRS
32
SB_SRC1T_LPRS
31
SB_SRC1C_LPRS
54
HTT0T_LPRS/66M
53
HTT0C_LPRS/66M
ICS9LPRS480BKLFT-GP
ICS9LPRS480BKLFT-GP
71.09480.A03
71.09480.A03
DY
DY
1 2
R291
R291
0R2J-2-GP
0R2J-2-GP
ATIG0T_LPRS
ATIG0C_LPRS
ATIG1T_LPRS
ATIG1C_LPRS
CPUKG0T_LPRS
CPUKG0C_LPRS
REF0/SEL_HTT66
REF1/SEL_SATA
SB_PWRGD 12,37
REF2/SEL_27
GNDSB_SRC
SMBCLK
SMBDAT
CLKREQ0#
CLKREQ1#
CLKREQ2#
CLKREQ3#
CLKREQ4#
48MHZ_0
GNDATIG
GND
GNDHTT
GNDREF
GNDCPU
GND48
GNDSRC
GNDSRC
GND
61
X1
62
X2
2
3
30
29
28
27
23
45
44
39
38
50
49
64
59
58
57
43
24
7
52
60
46
1
10
18
33
65
3D3V_S0
GEN_XTAL_IN GEN_XTAL_IN GEN_XTAL_IN GEN_XTAL_IN GEN_XTAL_IN GEN_XTAL_IN
GEN_XTAL_OUT GEN_XTAL_OUT
SB_MEM_480_CLK
SB_MEM_480_DAT
CLKREQ0#
1
CLKREQ1#
1
CLKREQ2#
1
CLKREQ3#
1
CLKREQ4#
1
CLK_48
REF0
REF1
REF2
R303
R303
1 2
2R3J-GP
2R3J-GP
3000mA.80ohm
G97
G97
G98
G98
GAP-CLOSE
GAP-CLOSE
GAP-CLOSE
GAP-CLOSE
TP87 TPAD14-GP TP87 TPAD14-GP
TP77 TPAD14-GP TP77 TPAD14-GP
TP78 TPAD14-GP TP78 TPAD14-GP
TP85 TPAD14-GP TP85 TPAD14-GP
TP86 TPAD14-GP TP86 TPAD14-GP
R307
R307
33R2J-2-GP
33R2J-2-GP
1 2
C601
C601
DY
DY
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
82.30005.A51
82.30005.A51
2ND = 82.30005.901
2ND = 82.30005.901
X-14D31818M-50GP
X-14D31818M-50GP
CL=10pF±0.2pF
1 2
SB_MEM_CLK 12,16,17
1 2
SB_MEM_DAT 12,16,17
CLKREQ# Internal
pull high
1 2
REF0
150R2F-1-GP
150R2F-1-GP
3D3V_48MPWR_S0
1 2
C602
C602
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SB_20081216
C586
C586
X3
X3
C590 SC15P50V2JN-2-GP C590 SC15P50V2JN-2-GP
1 2
CLK_PCIE_PEG 50
CLK_PCIE_PEG# 50
CLK_NB_GFX 9
CLK_NB_GFX# 9
CPU_CLK 6
CPU_CLK# 6
R286
R286
1 2
R279 75R2F-2-GP R279 75R2F-2-GP
1 2
OSC_14M_NB
1.1V 158R/90.9R RS780M
SC12P50V2JN-3GP
SC12P50V2JN-3GP
1 2
1 2
CLK_NB_14M 9
Due to PLL issue on current clock chip, the SBlink clock
need to come from SRC clocks for RS740 and RS780.
Future clock chip revision will fix this.
Clock chip has internal serial terminations
for differencial pairs, external resistors are
reserved for debug purpose.
CLK48_USB 12
NB CLOCK INPUT TABLE
NB CLOCKS
HT_REFCLKP
HT_REFCLKN
REFCLK_P
REFCLK_N
GFX_REFCLK
GPP_REFCLK
GPPSB_REFCLK 100M DIFF 100M DIFF
* RS780 can be used as clock buffer to output two PCIE referecence clocks
By deault, chip will configured as input mode, BIOS can program it to output mode.
RS740 RX780 RS780
66M SE(SINGLE END)
NC
14M SE (3.3V) 14M SE (1.8V) 14M SE (1.1V)
NC NC vref
100M DIFF
NC
100M DIFF
100M DIFF
100M DIFF
100M DIFF
100M DIFF
100M DIFF
100M DIFF
100M DIFF(IN/OUT)*
NC or 100M DIFF OUTPUT
For SB710
DY
R289
R289
10KR2J-3-GP
1 1
10KR2J-3-GP
DY
DY
R288
R288
10KR2J-3-GP
10KR2J-3-GP
1 2
TP76 TPAD14-GPTP76 TPAD14-GP
TP75 TPAD14-GPTP75 TPAD14-GP
REF0
1
REF1
1
REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2 REF2
27M
1 2
A
SEL_SATA
REF1
SEL_HTT66
REF0
SEL_27
REF2
1
100 MHz non-spreading differential SRC clock
100 MHz spreading differential SRC clock
*0
66 MHz 3.3V single ended HTT clock
1
0* 100 MHz differential HTT clock
1*
27 MHz 3.3V single ended enable
0
* default
CPU_CLK(200MHz)
100 MHz spreading differential SRC clock
B
REF1
110R2F-GP
110R2F-GP
75R2F-2-GP
75R2F-2-GP
C
R287
R287
R281
R281
DY
1 2
DY
DY
1 2
CLK_SB_14M 11
SA_20081106
D
SJM50
SJM50
SJM50
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Clock Generator ICS9LPRS480BKLFT
Clock Generator ICS9LPRS480BKLFT
Clock Generator ICS9LPRS480BKLFT
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet
SJM50-PU
SJM50-PU
SJM50-PU
E
of
35 6 Tuesday, December 23, 2008
35 6 Tuesday, December 23, 2008
35 6 Tuesday, December 23, 2008
SB
SB
SB
A
B
C
D
E
http://hobi-elektronika.net
4 4
Placement note:
10ux1,4.7ux1,0.22ux1,180px1 for each group
1D2V_S0
Place close to socket
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
SC4D7U6D3V3KX-GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
1 2
C176
C176
3 3
2 2
SC4D7U6D3V3KX-GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
1 2
1 2
C67
C67
C173
C173
SCD22U6D3V2KX-1GP
1 2
C171
C171
1 2
C172
C172
HT_NB_CPU_CAD_H0 8
HT_NB_CPU_CAD_L0 8
HT_NB_CPU_CAD_H1 8
HT_NB_CPU_CAD_L1 8
HT_NB_CPU_CAD_H2 8
HT_NB_CPU_CAD_L2 8
HT_NB_CPU_CAD_H3 8
HT_NB_CPU_CAD_L3 8
HT_NB_CPU_CAD_H4 8
HT_NB_CPU_CAD_L4 8
HT_NB_CPU_CAD_H5 8
HT_NB_CPU_CAD_L5 8
HT_NB_CPU_CAD_H6 8
HT_NB_CPU_CAD_L6 8
HT_NB_CPU_CAD_H7 8
HT_NB_CPU_CAD_L7 8
HT_NB_CPU_CAD_H8 8
HT_NB_CPU_CAD_L8 8
HT_NB_CPU_CAD_H9 8
HT_NB_CPU_CAD_L9 8
HT_NB_CPU_CAD_H10 8
HT_NB_CPU_CAD_L10 8
HT_NB_CPU_CAD_H11 8
HT_NB_CPU_CAD_L11 8
HT_NB_CPU_CAD_H12 8
HT_NB_CPU_CAD_L12 8
HT_NB_CPU_CAD_H13 8
HT_NB_CPU_CAD_L13 8
HT_NB_CPU_CAD_H14 8
HT_NB_CPU_CAD_L14 8
HT_NB_CPU_CAD_H15 8
HT_NB_CPU_CAD_L15 8
HT_NB_CPU_CLK_H0 8
HT_NB_CPU_CLK_L0 8
HT_NB_CPU_CLK_H1 8
HT_NB_CPU_CLK_L1 8
HT_NB_CPU_CTL_H0 8
HT_NB_CPU_CTL_L0 8
HT_NB_CPU_CTL_H1 8
HT_NB_CPU_CTL_L1 8
SC180P50V2JN-1GP
SC180P50V2JN-1GP
1 2
C65
C65
1.5Amp
SC180P50V2JN-1GP
SC180P50V2JN-1GP
1 2
C66
C66
CPU2A
CPU2A
D1
VLDT_A0
D2
VLDT_A1
D3
VLDT_A2
D4
VLDT_A3
E3
L0_CADIN_H0
E2
L0_CADIN_L0
E1
L0_CADIN_H1
F1
L0_CADIN_L1
G3
L0_CADIN_H2
G2
L0_CADIN_L2
G1
L0_CADIN_H3
H1
L0_CADIN_L3
J1
L0_CADIN_H4
K1
L0_CADIN_L4
L3
L0_CADIN_H5
L2
L0_CADIN_L5
L1
L0_CADIN_H6
M1
L0_CADIN_L6
N3
L0_CADIN_H7
N2
L0_CADIN_L7
E5
L0_CADIN_H8
F5
L0_CADIN_L8
F3
L0_CADIN_H9
F4
L0_CADIN_L9
G5
L0_CADIN_H10
H5
L0_CADIN_L10
H3
L0_CADIN_H11
H4
L0_CADIN_L11
K3
L0_CADIN_H12
K4
L0_CADIN_L12
L5
L0_CADIN_H13
M5
L0_CADIN_L13
M3
L0_CADIN_H14
M4
L0_CADIN_L14
N5
L0_CADIN_H15
P5
L0_CADIN_L15
J3
L0_CLKIN_H0
J2
L0_CLKIN_L0
J5
L0_CLKIN_H1
K5
L0_CLKIN_L1
N1
L0_CTLIN_H0
P1
L0_CTLIN_L0
P3
L0_CTLIN_H1
P4
L0_CTLIN_L1
SKT-CPU638P-GP-U2
SKT-CPU638P-GP-U2
62.10055.111
62.10055.111
HT LINK
HT LINK
L0_CADOUT_H10
L0_CADOUT_L10
L0_CADOUT_H11
L0_CADOUT_L11
L0_CADOUT_H12
L0_CADOUT_L12
L0_CADOUT_H13
L0_CADOUT_L13
L0_CADOUT_H14
L0_CADOUT_L14
L0_CADOUT_H15
L0_CADOUT_L15
VLDT_B0
VLDT_B1
VLDT_B2
VLDT_B3
L0_CADOUT_H0
L0_CADOUT_L0
L0_CADOUT_H1
L0_CADOUT_L1
L0_CADOUT_H2
L0_CADOUT_L2
L0_CADOUT_H3
L0_CADOUT_L3
L0_CADOUT_H4
L0_CADOUT_L4
L0_CADOUT_H5
L0_CADOUT_L5
L0_CADOUT_H6
L0_CADOUT_L6
L0_CADOUT_H7
L0_CADOUT_L7
L0_CADOUT_H8
L0_CADOUT_L8
L0_CADOUT_H9
L0_CADOUT_L9
L0_CLKOUT_H0
L0_CLKOUT_L0
L0_CLKOUT_H1
L0_CLKOUT_L1
L0_CTLOUT_H0
L0_CTLOUT_L0
L0_CTLOUT_H1
L0_CTLOUT_L1
2ND = 62.10055.251
2ND = 62.10055.251
AE2
AE3
AE4
AE5
AD1
AC1
AC2
AC3
AB1
AA1
AA2
AA3
W2
W3
V1
U1
U2
U3
T1
R1
AD4
AD3
AD5
AC5
AB4
AB3
AB5
AA5
Y5
W5
V4
V3
V5
U5
T4
T3
Y1
W1
Y4
Y3
R2
R3
T5
R5
HT_CPU_NB_CAD_H0 8
HT_CPU_NB_CAD_L0 8
HT_CPU_NB_CAD_H1 8
HT_CPU_NB_CAD_L1 8
HT_CPU_NB_CAD_H2 8
HT_CPU_NB_CAD_L2 8
HT_CPU_NB_CAD_H3 8
HT_CPU_NB_CAD_L3 8
HT_CPU_NB_CAD_H4 8
HT_CPU_NB_CAD_L4 8
HT_CPU_NB_CAD_H5 8
HT_CPU_NB_CAD_L5 8
HT_CPU_NB_CAD_H6 8
HT_CPU_NB_CAD_L6 8
HT_CPU_NB_CAD_H7 8
HT_CPU_NB_CAD_L7 8
HT_CPU_NB_CAD_H8 8
HT_CPU_NB_CAD_L8 8
HT_CPU_NB_CAD_H9 8
HT_CPU_NB_CAD_L9 8
HT_CPU_NB_CAD_H10 8
HT_CPU_NB_CAD_L10 8
HT_CPU_NB_CAD_H11 8
HT_CPU_NB_CAD_L11 8
HT_CPU_NB_CAD_H12 8
HT_CPU_NB_CAD_L12 8
HT_CPU_NB_CAD_H13 8
HT_CPU_NB_CAD_L13 8
HT_CPU_NB_CAD_H14 8
HT_CPU_NB_CAD_L14 8
HT_CPU_NB_CAD_H15 8
HT_CPU_NB_CAD_L15 8
HT_CPU_NB_CLK_H0 8
HT_CPU_NB_CLK_L0 8
HT_CPU_NB_CLK_H1 8
HT_CPU_NB_CLK_L1 8
HT_CPU_NB_CTL_H0 8
HT_CPU_NB_CTL_L0 8
HT_CPU_NB_CTL_H1 8
HT_CPU_NB_CTL_L1 8
SKT-BGA638H176
1 1
A
B
C
D
SJM50
SJM50
SJM50
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet of
Date: Sheet of
CPU (1 of 4)
CPU (1 of 4)
CPU (1 of 4)
SJM50-PU
SJM50-PU
SJM50-PU
E
of
45 6 Tuesday, December 23, 2008
45 6 Tuesday, December 23, 2008
45 6 Tuesday, December 23, 2008
SB
SB
SB
A
Placement note:
4.7ux2,0.22ux1,180px1 for each group
4 4
1D8V_S3
3 3
2 2
1 1
4.7u x 4 0.22u X 2 180P x 2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C202
C202
DY
DY
R51
R51
39D2R2F-L-GP
39D2R2F-L-GP
1 2
1 2
R50
R50
39D2R2F-L-GP
39D2R2F-L-GP
MEM_MA0_ODT0 17
MEM_MA0_ODT1 17
MEM_MA0_CS#0 17
MEM_MA0_CS#1 17
MEM_MA_CKE0 17
MEM_MA_CKE1 17
MEM_MA_CLK0_P 17
MEM_MA_CLK0_N 17
MEM_MA_CLK1_P 17
MEM_MA_CLK1_N 17
MEM_MA_ADD0 17
MEM_MA_ADD1 17
MEM_MA_ADD2 17
MEM_MA_ADD3 17
MEM_MA_ADD4 17
MEM_MA_ADD5 17
MEM_MA_ADD6 17
MEM_MA_ADD7 17
MEM_MA_ADD8 17
MEM_MA_ADD9 17
MEM_MA_ADD10 17
MEM_MA_ADD11 17
MEM_MA_ADD12 17
MEM_MA_ADD13 17
MEM_MA_ADD14 17
MEM_MA_ADD15 17
MEM_MA_BANK0 17
MEM_MA_BANK1 17
MEM_MA_BANK2 17
MEM_MA_RAS# 17
MEM_MA_CAS# 17
MEM_MA_WE# 17
1 2
C60
C60
TPAD14-GP
TPAD14-GP
TP12
TP12
A
1 2
C70
C70
DY
DY
Place near to CPU
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C195
C195
MEMZP
MEMZN
MEM_RSVD_M1
1
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
1 2
C189
C189
0D9V_S3
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
1 2
C170
C170
CPU2B
CPU2B
D10
VTT1
MEM:CMD/CTRL/CLK
C10
B10
AD10
AF10
AE10
H16
T19
V22
U21
V19
T20
U19
U20
V20
N19
N20
E16
F16
Y16
AA16
P19
P20
N21
M20
N22
M19
M22
L20
M24
L21
L19
K22
R21
L22
K20
V24
K24
K19
R20
R23
R19
T22
T24
J22
J20
J21
MEM:CMD/CTRL/CLK
VTT2
VTT3
VTT4
MEMZP
MEMZN
RSVD_M1
MA0_ODT0
MA0_ODT1
MA1_ODT0
MA1_ODT1
MA0_CS_L0
MA0_CS_L1
MA1_CS_L0
MA1_CS_L1
MA_CKE0
MA_CKE1
MA_CLK_H5
MA_CLK_L5
MA_CLK_H1
MA_CLK_L1
MA_CLK_H7
MA_CLK_L7
MA_CLK_H4
MA_CLK_L4
MA_ADD0
MA_ADD1
MA_ADD2
MA_ADD3
MA_ADD4
MA_ADD5
MA_ADD6
MA_ADD7
MA_ADD8
MA_ADD9
MA_ADD10
MA_ADD11
MA_ADD12
MA_ADD13
MA_ADD14
MA_ADD15
MA_BANK0
MA_BANK1
MA_BANK2
MA_RAS_L
MA_CAS_L
MA_WE_L
SKT-CPU638P-GP-U2
SKT-CPU638P-GP-U2
62.10055.111
62.10055.111
2ND = 62.10055.251
2ND = 62.10055.251
VTT5
VTT6
VTT7
VTT8
VTT9
VTT_SENSE
MEMVREF
RSVD_M2
MB0_ODT0
MB0_ODT1
MB1_ODT0
MB0_CS_L0
MB0_CS_L1
MB1_CS_L0
MB_CKE0
MB_CKE1
MB_CLK_H5
MB_CLK_L5
MB_CLK_H1
MB_CLK_L1
MB_CLK_H7
MB_CLK_L7
MB_CLK_H4
MB_CLK_L4
MB_ADD0
MB_ADD1
MB_ADD2
MB_ADD3
MB_ADD4
MB_ADD5
MB_ADD6
MB_ADD7
MB_ADD8
MB_ADD9
MB_ADD10
MB_ADD11
MB_ADD12
MB_ADD13
MB_ADD14
MB_ADD15
MB_BANK0
MB_BANK1
MB_BANK2
MB_RAS_L
MB_CAS_L
MB_WE_L
C84
C84
SC180P50V2JN-1GP
SC180P50V2JN-1GP
B
1 2
W10
AC10
AB10
AA10
A10
Y10
W17
B18
W26
W23
Y26
V26
W25
U22
J25
H26
P22
R22
A17
A18
AF18
AF17
R26
R25
P24
N24
P26
N23
N26
L23
N25
L24
M26
K26
T26
L26
L25
W24
J23
J24
R24
U26
J26
U25
U24
U23
B
VTT_SENSE
MEM_RSVD_M2
MEM_MB0_ODT0 16
MEM_MB0_ODT1 16
MEM_MB0_CS#0 16
MEM_MB0_CS#1 16
MEM_MB_CKE0 16
MEM_MB_CKE1 16
MEM_MB_CLK0_P 16
MEM_MB_CLK0_N 16
MEM_MB_CLK1_P 16
MEM_MB_CLK1_N 16
MEM_MB_ADD0 16
MEM_MB_ADD1 16
MEM_MB_ADD2 16
MEM_MB_ADD3 16
MEM_MB_ADD4 16
MEM_MB_ADD5 16
MEM_MB_ADD6 16
MEM_MB_ADD7 16
MEM_MB_ADD8 16
MEM_MB_ADD9 16
MEM_MB_ADD10 16
MEM_MB_ADD11 16
MEM_MB_ADD12 16
MEM_MB_ADD13 16
MEM_MB_ADD14 16
MEM_MB_ADD15 16
MEM_MB_BANK0 16
MEM_MB_BANK1 16
MEM_MB_BANK2 16
MEM_MB_RAS# 16
MEM_MB_CAS# 16
MEM_MB_WE# 16
C
http://hobi-elektronika.net
1 2
C74
C74
SC180P50V2JN-1GP
SC180P50V2JN-1GP
CLOSE TO CPU
1D8V_S3
1 2
C89
C89
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
1 2
C90
C90
C91
C91
RN15
RN15
1
2 3
SRN1KJ-7-GP
SRN1KJ-7-GP
C
4
TP9
TP9
1
TPAD14-GP
TPAD14-GP
TP17
TP17
TPAD14-GP
TPAD14-GP1C88
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
VREF_DDR_CLAW
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
1 2
C88
DY
DY
D
CPU2C
CPU2C
MEM_MA_DATA0 17
MEM_MA_DATA1 17
MEM_MA_DATA2 17
MEM_MA_DATA3 17
MEM_MA_DATA4 17
MEM_MA_DATA5 17
MEM_MA_DATA6 17
MEM_MA_DATA7 17
MEM_MA_DATA8 17
MEM_MA_DATA9 17
MEM_MA_DATA10 17
MEM_MA_DATA11 17
MEM_MA_DATA12 17
MEM_MA_DATA13 17
MEM_MA_DATA14 17
MEM_MA_DATA15 17
MEM_MA_DATA16 17
MEM_MA_DATA17 17
MEM_MA_DATA18 17
MEM_MA_DATA19 17
MEM_MA_DATA20 17
MEM_MA_DATA21 17
MEM_MA_DATA22 17
MEM_MA_DATA23 17
MEM_MA_DATA24 17
MEM_MA_DATA25 17
MEM_MA_DATA26 17
MEM_MA_DATA27 17
MEM_MA_DATA28 17
MEM_MA_DATA29 17
MEM_MA_DATA30 17
MEM_MA_DATA31 17
MEM_MA_DATA32 17
MEM_MA_DATA33 17
MEM_MA_DATA34 17
MEM_MA_DATA35 17
MEM_MA_DATA36 17
MEM_MA_DATA37 17
MEM_MA_DATA38 17
MEM_MA_DATA39 17
MEM_MA_DATA40 17
MEM_MA_DATA41 17
MEM_MA_DATA42 17
MEM_MA_DATA43 17
MEM_MA_DATA44 17
MEM_MA_DATA45 17
MEM_MA_DATA46 17
MEM_MA_DATA47 17
MEM_MA_DATA48 17
MEM_MA_DATA49 17
MEM_MA_DATA50 17
MEM_MA_DATA51 17
MEM_MA_DATA52 17
MEM_MA_DATA53 17
MEM_MA_DATA54 17
MEM_MA_DATA55 17
MEM_MA_DATA56 17
MEM_MA_DATA57 17
MEM_MA_DATA58 17
MEM_MA_DATA59 17
MEM_MA_DATA60 17
MEM_MA_DATA61 17
MEM_MA_DATA62 17
MEM_MA_DATA63 17
MEM_MA_DM0 17
MEM_MA_DM1 17
MEM_MA_DM2 17
MEM_MA_DM3 17
MEM_MA_DM4 17
MEM_MA_DM5 17
MEM_MA_DM6 17
MEM_MA_DM7 17
MEM_MA_DQS0_P 17
MEM_MA_DQS0_N 17
MEM_MA_DQS1_P 17
MEM_MA_DQS1_N 17
MEM_MA_DQS2_P 17
MEM_MA_DQS2_N 17
MEM_MA_DQS3_P 17
MEM_MA_DQS3_N 17
MEM_MA_DQS4_P 17
MEM_MA_DQS4_N 17
MEM_MA_DQS5_P 17
MEM_MA_DQS5_N 17
MEM_MA_DQS6_P 17
MEM_MA_DQS6_N 17
MEM_MA_DQS7_P 17
MEM_MA_DQS7_N 17
G12
F12
H14
G14
H11
H12
C13
E13
H15
E15
E17
H17
E14
F14
C17
G17
G18
C19
D22
E20
E18
F18
B22
C23
F20
F22
H24
J19
E21
E22
H20
H22
Y24
AB24
AB22
AA21
W22
W21
Y22
AA22
Y20
AA20
AA18
AB18
AB21
AD21
AD19
Y18
AD17
W16
W14
Y14
Y17
AB17
AB15
AD15
AB13
AD13
Y12
W11
AB14
AA14
AB12
AA12
E12
C15
E19
F24
AC24
Y19
AB16
Y13
G13
H13
G16
G15
C22
C21
G22
G21
AD23
AC23
AB19
AB20
Y15
W15
W12
W13
SKT-CPU638P-GP-U2
SKT-CPU638P-GP-U2
62.10055.111
62.10055.111
2ND = 62.10055.251
2ND = 62.10055.251
D
MEM:DATA
MEM:DATA
MA_DATA0
MA_DATA1
MA_DATA2
MA_DATA3
MA_DATA4
MA_DATA5
MA_DATA6
MA_DATA7
MA_DATA8
MA_DATA9
MA_DATA10
MA_DATA11
MA_DATA12
MA_DATA13
MA_DATA14
MA_DATA15
MA_DATA16
MA_DATA17
MA_DATA18
MA_DATA19
MA_DATA20
MA_DATA21
MA_DATA22
MA_DATA23
MA_DATA24
MA_DATA25
MA_DATA26
MA_DATA27
MA_DATA28
MA_DATA29
MA_DATA30
MA_DATA31
MA_DATA32
MA_DATA33
MA_DATA34
MA_DATA35
MA_DATA36
MA_DATA37
MA_DATA38
MA_DATA39
MA_DATA40
MA_DATA41
MA_DATA42
MA_DATA43
MA_DATA44
MA_DATA45
MA_DATA46
MA_DATA47
MA_DATA48
MA_DATA49
MA_DATA50
MA_DATA51
MA_DATA52
MA_DATA53
MA_DATA54
MA_DATA55
MA_DATA56
MA_DATA57
MA_DATA58
MA_DATA59
MA_DATA60
MA_DATA61
MA_DATA62
MA_DATA63
MA_DM0
MA_DM1
MA_DM2
MA_DM3
MA_DM4
MA_DM5
MA_DM6
MA_DM7
MA_DQS_H0
MA_DQS_L0
MA_DQS_H1
MA_DQS_L1
MA_DQS_H2
MA_DQS_L2
MA_DQS_H3
MA_DQS_L3
MA_DQS_H4
MA_DQS_L4
MA_DQS_H5
MA_DQS_L5
MA_DQS_H6
MA_DQS_L6
MA_DQS_H7
MA_DQS_L7
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet of
Date: Sheet of
MB_DATA0
MB_DATA1
MB_DATA2
MB_DATA3
MB_DATA4
MB_DATA5
MB_DATA6
MB_DATA7
MB_DATA8
MB_DATA9
MB_DATA10
MB_DATA11
MB_DATA12
MB_DATA13
MB_DATA14
MB_DATA15
MB_DATA16
MB_DATA17
MB_DATA18
MB_DATA19
MB_DATA20
MB_DATA21
MB_DATA22
MB_DATA23
MB_DATA24
MB_DATA25
MB_DATA26
MB_DATA27
MB_DATA28
MB_DATA29
MB_DATA30
MB_DATA31
MB_DATA32
MB_DATA33
MB_DATA34
MB_DATA35
MB_DATA36
MB_DATA37
MB_DATA38
MB_DATA39
MB_DATA40
MB_DATA41
MB_DATA42
MB_DATA43
MB_DATA44
MB_DATA45
MB_DATA46
MB_DATA47
MB_DATA48
MB_DATA49
MB_DATA50
MB_DATA51
MB_DATA52
MB_DATA53
MB_DATA54
MB_DATA55
MB_DATA56
MB_DATA57
MB_DATA58
MB_DATA59
MB_DATA60
MB_DATA61
MB_DATA62
MB_DATA63
MB_DQS_H0
MB_DQS_L0
MB_DQS_H1
MB_DQS_L1
MB_DQS_H2
MB_DQS_L2
MB_DQS_H3
MB_DQS_L3
MB_DQS_H4
MB_DQS_L4
MB_DQS_H5
MB_DQS_L5
MB_DQS_H6
MB_DQS_L6
MB_DQS_H7
MB_DQS_L7
MB_DM0
MB_DM1
MB_DM2
MB_DM3
MB_DM4
MB_DM5
MB_DM6
MB_DM7
CPU (2 of 4)
CPU (2 of 4)
CPU (2 of 4)
C11
A11
A14
B14
G11
E11
D12
A13
A15
A16
A19
A20
C14
D14
C18
D18
D20
A21
D24
C25
B20
C20
B24
C24
E23
E24
G25
G26
C26
D26
G23
G24
AA24
AA23
AD24
AE24
AA26
AA25
AD26
AE25
AC22
AD22
AE20
AF20
AF24
AF23
AC20
AD20
AD18
AE18
AC14
AD14
AF19
AC18
AF16
AF15
AF13
AC12
AB11
Y11
AE14
AF14
AF11
AD11
A12
B16
A22
E25
AB26
AE22
AC16
AD12
C12
B12
D16
C16
A24
A23
F26
E26
AC25
AC26
AF21
AF22
AE16
AD16
AF12
AE12
SJM50-PU
SJM50-PU
SJM50-PU
E
MEM_MB_DATA0 16
MEM_MB_DATA1 16
MEM_MB_DATA2 16
MEM_MB_DATA3 16
MEM_MB_DATA4 16
MEM_MB_DATA5 16
MEM_MB_DATA6 16
MEM_MB_DATA7 16
MEM_MB_DATA8 16
MEM_MB_DATA9 16
MEM_MB_DATA10 16
MEM_MB_DATA11 16
MEM_MB_DATA12 16
MEM_MB_DATA13 16
MEM_MB_DATA14 16
MEM_MB_DATA15 16
MEM_MB_DATA16 16
MEM_MB_DATA17 16
MEM_MB_DATA18 16
MEM_MB_DATA19 16
MEM_MB_DATA20 16
MEM_MB_DATA21 16
MEM_MB_DATA22 16
MEM_MB_DATA23 16
MEM_MB_DATA24 16
MEM_MB_DATA25 16
MEM_MB_DATA26 16
MEM_MB_DATA27 16
MEM_MB_DATA28 16
MEM_MB_DATA29 16
MEM_MB_DATA30 16
MEM_MB_DATA31 16
MEM_MB_DATA32 16
MEM_MB_DATA33 16
MEM_MB_DATA34 16
MEM_MB_DATA35 16
MEM_MB_DATA36 16
MEM_MB_DATA37 16
MEM_MB_DATA38 16
MEM_MB_DATA39 16
MEM_MB_DATA40 16
MEM_MB_DATA41 16
MEM_MB_DATA42 16
MEM_MB_DATA43 16
MEM_MB_DATA44 16
MEM_MB_DATA45 16
MEM_MB_DATA46 16
MEM_MB_DATA47 16
MEM_MB_DATA48 16
MEM_MB_DATA49 16
MEM_MB_DATA50 16
MEM_MB_DATA51 16
MEM_MB_DATA52 16
MEM_MB_DATA53 16
MEM_MB_DATA54 16
MEM_MB_DATA55 16
MEM_MB_DATA56 16
MEM_MB_DATA57 16
MEM_MB_DATA58 16
MEM_MB_DATA59 16
MEM_MB_DATA60 16
MEM_MB_DATA61 16
MEM_MB_DATA62 16
MEM_MB_DATA63 16
MEM_MB_DM0 16
MEM_MB_DM1 16
MEM_MB_DM2 16
MEM_MB_DM3 16
MEM_MB_DM4 16
MEM_MB_DM5 16
MEM_MB_DM6 16
MEM_MB_DM7 16
MEM_MB_DQS0_P 16
MEM_MB_DQS0_N 16
MEM_MB_DQS1_P 16
MEM_MB_DQS1_N 16
MEM_MB_DQS2_P 16
MEM_MB_DQS2_N 16
MEM_MB_DQS3_P 16
MEM_MB_DQS3_N 16
MEM_MB_DQS4_P 16
MEM_MB_DQS4_N 16
MEM_MB_DQS5_P 16
MEM_MB_DQS5_N 16
MEM_MB_DQS6_P 16
MEM_MB_DQS6_N 16
MEM_MB_DQS7_P 16
MEM_MB_DQS7_N 16
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
of
55 6 Tuesday, December 23, 2008
55 6 Tuesday, December 23, 2008
55 6 Tuesday, December 23, 2008
E
SB
SB
SB
5
1D8V_S0
678
RN48
RN48
SRN300J-1-GP
SRN300J-1-GP
123
4 5
D D
C C
CPU_LDT_RST# 11
CPU_PWRGD 11,48
CPU_LDT_STOP# 11
ALLOW_LDTSTOP 9,11
Notice: Nerver change to PAD for R1522
(between ALLOW_LDTSTOP and CPU_LED_REQ#_CPU)
1D8V_S3
1 2
R195
R195
390R2J-1-GP
390R2J-1-GP
1 2
R237 33R2J-2-GP R237 33R2J-2-GP
1 2
R241 0R0402-PAD R241 0R0402-PAD
1 2
R229 0R0402-PAD R229 0R0402-PAD
1 2
R235 0R2J-2-GP R235 0R2J-2-GP
CPU_SIC
LDT_PWROK
CPU_LDT_REQ#_CPU
SA_20081113
R193
C56
C56
1 2
DY
DY
R193
1 2
300R2J-4-GP
300R2J-4-GP
B B
R42
R42
10KR2J-3-GP
10KR2J-3-GP
CPU_PWRGD_SVID_REG 39
84.T3904.C11
84.T3904.C11
2ND = 84.03904.L06
2ND = 84.03904.L06
1D8V_S3
3D3V_S0
1 2
Q2
Q2
CBE
MMBT3904-4-GP
MMBT3904-4-GP
1 2
R47
R47
2K2R2J-2-GP
2K2R2J-2-GP
LDT_PWROK_G
LDT_PWROK
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Near CPU PIN
A A
5
4
LDT_RST#_CPU 9,48
LDT_STP#_CPU 9
CPU_CLK 3
CPU_CLK# 3
1D8V_S3
R81
R81
R83
R83
1 2
300R2J-4-GP
300R2J-4-GP
CPU exceeds to 125
4
http://hobi-elektronika.net
IF 0 ohm IS NOT GOOD ENOUGH, TRY 68.00082.491
R92
R92
1 2
0R0603-PAD
0R0603-PAD
Cloce To CPU
C565 SC3900P50V2KX-2GP C565 SC3900P50V2KX-2GP
C568 SC3900P50V2KX-2GP C568 SC3900P50V2KX-2GP
LDT_RST#_CPU LDT_RST#_CPU
HDT_RST#
1 2
R239
R239
0R0402-PAD
1D2V_S0
R192
R192
0R0402-PAD
1 2
к
For HDT DBG
1 2
300R2J-4-GP
300R2J-4-GP
R194
R194
1 2
300R2J-4-GP
300R2J-4-GP
THERMTRIP#
2D5V_VDDA_S0 2D5V_S0
1 2
C177
C177
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
1 2
1 2
R249 169R2F-GP R249 169R2F-GP
LDT_PWROK
LDT_STP#_CPU
CPU_LDT_REQ#_CPU
1 2
R77 44D2R2F-GP R77 44D2R2F-GP
1 2
R75 44D2R2F-GP R75 44D2R2F-GP
CPU_VDD0_RUN_FB_H 39
CPU_VDD0_RUN_FB_L 39
CPU_VDD1_RUN_FB_H 39
CPU_VDD1_RUN_FB_L 39
TP11 TP11
R191
R191
1 2
300R2J-4-GP
300R2J-4-GP
E
300R2J-4-GP
300R2J-4-GP
LDT_PWROK
1 2
R45
R45
2K2R2J-2-GP
2K2R2J-2-GP
C58
C58
1 2
1D8V_SUS_Q2
B
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Q4
Q4
C
MMBT3904-4-GP
MMBT3904-4-GP
84.T3904.C11
84.T3904.C11
2ND = 84.03904.L06
2ND = 84.03904.L06
1 2
C156
C156
TP63 TP63
TP64 TP64
TP65 TP65
TP6TP6
TP7TP7
TP5TP5
3
LYAOUT:ROUTE VDDA TRACE APPROX.
50mils WIDE(USE 2X25 mil TRACES TO
EXIT BALL FIELD) AND 500 mils LONG.
1 2
1 2
C163
C163
C152
C152
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC3300P50V2KX-1GP
SC3300P50V2KX-1GP
CPU_DBRDY
CPU_TMS
CPU_TCK
CPU_TRST#
CPU_TDI
1
CPU_TEST25_H
CPU_TEST25_L
R223
R223
1 2
0R0402-PAD
0R0402-PAD
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
CLKCPU_IN
CLKCPU#_IN
CPU_SIC
1
CPU_SID
1
CPU_ALERT#
1
CPU_HTREF0
CPU_HTREF1
CPU_TEST23
CPU_TEST18
CPU_TEST21 CPU_TEST21
CPU_TEST20
CPU_TEST24 CPU_TEST24
CPU_TEST22
1
CPU_TEST12
1
CPU_TEST27
1
CPU_TEST9
RSMRST# 31,32,37
3
CPU2D
CPU2D
F8
VDDA1
F9
VDDA2
A9
CLKIN_H
A8
CLKIN_L
B7
RESET_L
A7
PWROK
F10
LDTSTOP_L
C6
LDTREQ_L
AF4
SIC
AF5
SID
AE6
ALERT_L
R6
HT_REF0
P6
HT_REF1
F6
VDD0_FB_H
E6
VDD0_FB_L
Y6
VDD1_FB_H
AB6
VDD1_FB_L
G10
DBRDY
AA9
TMS
AC9
TCK
AD9
TRST_L
AF9
TDI
AD7
TEST23
H10
TEST18
G9
TEST19
E9
TEST25_H
E8
TEST25_L
AB8
TEST21
AF7
TEST20
AE7
TEST24
AE8
TEST22
AC8
TEST12
AF8
TEST27
C2
TEST9
AA6
TEST6
A3
RSVD1
A5
RSVD2
B3
RSVD3
B5
RSVD4
C1
RSVD5
SKT-CPU638P-GP-U2
SKT-CPU638P-GP-U2
62.10055.111
62.10055.111
2ND = 62.10055.251
2ND = 62.10055.251
SA_20081030
KEY1
KEY2
SVC
SVD
THERMTRIP_L
PROCHOT_L
MEMHOT_L
THERMDC
THERMDA
VDDIO_FB_H
VDDIO_FB_L
VDDNB_FB_H
VDDNB_FB_L
DBREQ_L
TDO
TEST28_H
TEST28_L
TEST17
TEST16
TEST15
TEST14
TEST7
TEST10
TEST8
TEST29_H
TEST29_L
RSVD10
RSVD9
RSVD8
RSVD7
RSVD6
2
SB_20081202
1D8V_S0
4
RN26
RN26
SRN1KJ-7-GP
M11
W18
A6
A4
THERMTRIP#
AF6
AC7
CPU_MEMHOT#
AA8
internal pull high 300 ohm
W7
W8
1 2
DY
DY
C81
C81
SC100P50V2JN-3GP
SC100P50V2JN-3GP
CPU_VDDIO_SUS_FB_H
W9
CPU_VDDIO_SUS_FB_L
Y9
H6
G6
CPU_DBREQ#
E10
CPU_TDO
AE9
J7
H8
CPU_TEST17
D7
E7
F7
CPU_TEST14
C7
C3
K8
C4
CPU_TEST29H
C9
CPU_TEST29L
C8
H18
H19
AA7
D5
C5
SRN1KJ-7-GP
1
2 3
CPU_SVC 39
CPU_SVD 39
H_THERMDC 31
H_THERMDA 31
1
1
CPU_VDDNB_RUN_FB_H 39
CPU_VDDNB_RUN_FB_L 39
1
1
1
1
2
1
The Processor has
reached a preset
maximum operating
temperature. 100
I=Active HTC
O=FAN
1D8V_S3
678
RN6
RN6
SRN300J-1-GP
SRN300J-1-GP
123
4 5
CPU_DBREQ#
PROCHOT#_SB 11
TP10 TP10
TP8TP8
LAYOUT: Route FBCLKOUT_H/L
differentially impedance 80
TP13 TP13
TP14 TP14
TP15 TP15
TP16 TP16
HDT Connectors
HDT1
HDT1
1
DY
DY
3
CPU_DBREQ#
CPU_DBRDY
CPU_TCK
CPU_TMS
CPU_TDI
CPU_TRST#
CPU_TDO
1D8V_S3
SJM50
SJM50
SJM50
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet of
Date: Sheet of
HDT_RST#
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
CPU (3 of 4)
CPU (3 of 4)
CPU (3 of 4)
SJM50-PU
SJM50-PU
SJM50-PU
5
7
9
11
13
15
17
19
21
23
SMC-CONN26A-FP
SMC-CONN26A-FP
65 6 Tuesday, December 23, 2008
65 6 Tuesday, December 23, 2008
65 6 Tuesday, December 23, 2008
1
к
2
4
6
8
10
12
14
16
18
20
22
24
26
SB
SB
of
SB
5
4
3
2
1
http://hobi-elektronika.net
CPU2F
CPU2F
AA4
VSS1
AA11
VSS2
AA13
VSS3
AA15
VSS4
AA17
VSS5
AA19
D D
C C
B B
A A
VSS6
AB2
VSS7
AB7
VSS8
AB9
VSS9
AB23
VSS10
AB25
VSS11
AC11
VSS12
AC13
VSS13
AC15
VSS14
AC17
VSS15
AC19
VSS16
AC21
VSS17
AD6
VSS18
AD8
VSS19
AD25
VSS20
AE11
VSS21
AE13
VSS22
AE15
VSS23
AE17
VSS24
AE19
VSS25
AE21
VSS26
AE23
VSS27
B4
VSS28
B6
VSS29
B8
VSS30
B9
VSS31
B11
VSS32
B13
VSS33
B15
VSS34
B17
VSS35
B19
VSS36
B21
VSS37
B23
VSS38
B25
VSS39
D6
VSS40
D8
VSS41
D9
VSS42
D11
VSS43
D13
VSS44
D15
VSS45
D17
VSS46
D19
VSS47
D21
VSS48
D23
VSS49
D25
VSS50
E4
VSS51
F2
VSS52
F11
VSS53
F13
VSS54
F15
VSS55
F17
VSS56
F19
VSS57
F21
VSS58
F23
VSS59
F25
VSS60
H7
VSS61
H9
VSS62
H21
VSS63
H23
VSS64
J4
VSS65
SKT-CPU638P-GP-U2
SKT-CPU638P-GP-U2
62.10055.111
62.10055.111
VSS100
VSS101
VSS102
VSS103
VSS104
VSS105
VSS106
VSS107
VSS108
VSS109
VSS110
VSS111
VSS112
VSS113
VSS114
VSS115
VSS116
VSS117
VSS118
VSS119
VSS120
VSS121
VSS122
VSS123
VSS124
VSS125
VSS126
VSS127
VSS128
VSS129
5
VSS66
VSS67
VSS68
VSS69
VSS70
VSS71
VSS72
VSS73
VSS74
VSS75
VSS76
VSS77
VSS78
VSS79
VSS80
VSS81
VSS82
VSS83
VSS84
VSS85
VSS86
VSS87
VSS88
VSS89
VSS90
VSS91
VSS92
VSS93
VSS94
VSS95
VSS96
VSS97
VSS98
VSS99
J6
J8
J10
J12
J14
J16
J18
K2
K7
K9
K11
K13
K15
K17
L6
L8
L10
L12
L14
L16
L18
M7
M9
AC6
M17
N4
N8
N10
N16
N18
P2
P7
P9
P11
P17
R8
R10
R16
R18
T7
T9
T11
T13
T15
T17
U4
U6
U8
U10
U12
U14
U16
U18
V2
V7
V9
V11
V13
V15
V17
W6
Y21
Y23
N6
VCC_CORE_S0_0
C136
C136
C129
C129
1 2
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
VDDNB
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
1 2
C106
C106
1D8V_S3
C115
C115
1 2
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
4
C131
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C131
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C130
C130
1 2
C118
C118
1 2
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
4A for VDDNB
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
C114
C114
1 2
1 2
C112
C112
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
1 2
C120
C120
SC180P50V2JN-1GP
SC180P50V2JN-1GP
C113
C113
1 2
C145
C145
1 2
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
36A for VDD0&VDD1
CPU2E
CPU2E
G4
VDD0_1
H2
VDD0_2
J9
VDD0_3
J11
VDD0_4
J13
C132
C132
1 2
SC180P50V2JN-1GP
SC180P50V2JN-1GP
VDD0_5
J15
VDD0_6
K6
VDD0_7
K10
VDD0_8
K12
VDD0_9
K14
VDD0_10
L4
VDD0_11
L7
VDD0_12
L9
VDD0_13
L11
VDD0_14
L13
VDD0_15
L15
VDD0_16
M2
VDD0_17
M6
VDD0_18
M8
VDD0_19
M10
VDD0_20
N7
VDD0_21
N9
VDD0_22
N11
VDD0_23
K16
VDDNB_1
M16
VDDNB_2
P16
VDDNB_3
T16
VDDNB_4
V16
VDDNB_5
H25
VDDIO1
J17
VDDIO2
K18
VDDIO3
K21
VDDIO4
K23
VDDIO5
K25
VDDIO6
L17
VDDIO7
M18
VDDIO8
M21
VDDIO9
M23
VDDIO10
M25
VDDIO11
N17
VDDIO12
SKT-CPU638P-GP-U2
SKT-CPU638P-GP-U2
62.10055.111
62.10055.111
2ND = 62.10055.251
2ND = 62.10055.251
3
VDD1_1
VDD1_2
VDD1_3
VDD1_4
VDD1_5
VDD1_6
VDD1_7
VDD1_8
VDD1_9
VDD1_10
VDD1_11
VDD1_12
VDD1_13
VDD1_14
VDD1_15
VDD1_16
VDD1_17
VDD1_18
VDD1_19
VDD1_20
VDD1_21
VDD1_22
VDD1_23
VDD1_24
VDD1_25
VDD1_26
VDDIO27
VDDIO26
VDDIO25
VDDIO24
VDDIO23
VDDIO22
VDDIO21
VDDIO20
VDDIO19
VDDIO18
VDDIO17
VDDIO16
VDDIO15
VDDIO14
VDDIO13
VCC_CORE_S0_1
P8
P10
R4
R7
R9
R11
T2
T6
T8
T10
T12
T14
U7
U9
U11
U13
U15
V6
V8
V10
V12
V14
W4
Y2
AC4
AD2
Y25
V25
V23
V21
V18
U17
T25
T23
T21
T18
R17
P25
P23
P21
P18
C108
C108
1 2
SC180P50V2JN-1GP
SC180P50V2JN-1GP
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
2
C99
C99
1 2
SC180P50V2JN-1GP
SC180P50V2JN-1GP
C124
C124
1 2
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
C111
C111
C110
C110
C100
C100
C101
1 2
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
1 2
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
C101
1 2
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
Place near to CPU
C142
C142
C105
C105
1 2
1 2
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
CPU (4 of 4)
CPU (4 of 4)
CPU (4 of 4)
SJM50-PU
SJM50-PU
SJM50-PU
C94
C94
C93
C93
1 2
1 2
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
2A for VDDIO
C117
C117
C126
C126
1 2
1 2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SCD22U6D3V2KX-1GP
SCD22U6D3V2KX-1GP
75 6 Friday, December 05, 2008
75 6 Friday, December 05, 2008
75 6 Friday, December 05, 2008
1
1D8V_S3
C127
C127
C92
C92
1 2
1 2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SB
SB
SB
of
of
of
5
HT_CPU_NB_CAD_H0 4
HT_CPU_NB_CAD_L0 4
HT_CPU_NB_CAD_H1 4
HT_CPU_NB_CAD_L1 4
HT_CPU_NB_CAD_H2 4
HT_CPU_NB_CAD_L2 4
HT_CPU_NB_CAD_H3 4
HT_CPU_NB_CAD_L3 4
HT_CPU_NB_CAD_H4 4
HT_CPU_NB_CAD_L4 4
HT_CPU_NB_CAD_H5 4
D D
C C
B B
MINICARD
A A
A-LINK
5
HT_CPU_NB_CAD_L5 4
HT_CPU_NB_CAD_H6 4
HT_CPU_NB_CAD_L6 4
HT_CPU_NB_CAD_H7 4
HT_CPU_NB_CAD_L7 4
HT_CPU_NB_CAD_H8 4
HT_CPU_NB_CAD_L8 4
HT_CPU_NB_CAD_H9 4
HT_CPU_NB_CAD_L9 4
HT_CPU_NB_CAD_H10 4
HT_CPU_NB_CAD_L10 4
HT_CPU_NB_CAD_H11 4
HT_CPU_NB_CAD_L11 4
HT_CPU_NB_CAD_H12 4
HT_CPU_NB_CAD_L12 4
HT_CPU_NB_CAD_H13 4
HT_CPU_NB_CAD_L13 4
HT_CPU_NB_CAD_H14 4
HT_CPU_NB_CAD_L14 4
HT_CPU_NB_CAD_H15 4
HT_CPU_NB_CAD_L15 4
HT_CPU_NB_CLK_H0 4
HT_CPU_NB_CLK_L0 4
HT_CPU_NB_CLK_H1 4
HT_CPU_NB_CLK_L1 4
HT_CPU_NB_CTL_H0 4
HT_CPU_NB_CTL_L0 4
HT_CPU_NB_CTL_H1 4
HT_CPU_NB_CTL_L1 4
1 2
Place < 100mils from pin C23 and A24
PEG_RXN[15..0] 50
PEG_RXP[15..0] 50
LAN
ALINK_NBRX_SBTX_P0 11
ALINK_NBRX_SBTX_N0 11
ALINK_NBRX_SBTX_P1 11
ALINK_NBRX_SBTX_N1 11
ALINK_NBRX_SBTX_P2 11
ALINK_NBRX_SBTX_N2 11
ALINK_NBRX_SBTX_P3 11
ALINK_NBRX_SBTX_N3 11
R260
R260
301R2F-GP
301R2F-GP
PCIE_RXP1 26
PCIE_RXN1 26
PCIE_RXP2 30
PCIE_RXN2 30
4
NB2A
NB2A
Y25
Y24
V22
V23
V25
V24
U24
U25
T25
T24
P22
P23
P25
P24
N24
N25
AC24
AC25
AB25
AB24
AA24
AA25
Y22
Y23
W21
W20
V21
V20
U20
U21
U19
U18
T22
T23
AB23
AA22
M22
M23
R21
HT_RXCALP HT_TXCALP
HT_RXCALN
PEG_RXP0
PEG_RXN0
PEG_RXP1
PEG_RXN1
PEG_RXP2
PEG_RXN2
PEG_RXP3
PEG_RXN3
PEG_RXP4
PEG_RXN4
PEG_RXP5
PEG_RXN5
PEG_RXP6
PEG_RXN6
PEG_RXP7
PEG_RXN7
PEG_RXP8
PEG_RXN8
PEG_RXP9
PEG_RXN9
PEG_RXP10
PEG_RXN10
PEG_RXP11
PEG_RXN11
PEG_RXP12
PEG_RXN12
PEG_RXP13
PEG_RXN13
PEG_RXP14
PEG_RXN14
PEG_RXP15
PEG_RXN15
R20
C23
A24
D4
C4
A3
B3
C2
C1
E5
F5
G5
G6
H5
H6
J6
J5
J7
J8
L5
L6
M8
L8
P7
M7
P5
M5
R8
P8
R6
R5
P4
P3
T4
T3
AE3
AD4
AE2
AD3
AD1
AD2
V5
W6
U5
U6
U8
U7
AA8
Y8
AA7
Y7
AA5
AA6
W5
Y5
4
http://hobi-elektronika.net
HT_RXCAD0P
HT_RXCAD0N
HT_RXCAD1P
HT_RXCAD1N
HT_RXCAD2P
HT_RXCAD2N
HT_RXCAD3P
HT_RXCAD3N
HT_RXCAD4P
HT_RXCAD4N
HT_RXCAD5P
HT_RXCAD5N
HT_RXCAD6P
HT_RXCAD6N
HT_RXCAD7P
HT_RXCAD7N
HT_RXCAD8P
HT_RXCAD8N
HT_RXCAD9P
HT_RXCAD9N
HT_RXCAD10P
HT_RXCAD10N
HT_RXCAD11P
HT_RXCAD11N
HT_RXCAD12P
HT_RXCAD12N
HT_RXCAD13P
HT_RXCAD13N
HT_RXCAD14P
HT_RXCAD14N
HT_RXCAD15P
HT_RXCAD15N
HT_RXCLK0P
HT_RXCLK0N
HT_RXCLK1P
HT_RXCLK1N
HT_RXCTL0P
HT_RXCTL0N
HT_RXCTL1P
HT_RXCTL1N
HT_RXCALP
HT_RXCALN
RS780M-GP-U2
RS780M-GP-U2
NB2B
NB2B
GFX_RX0P
GFX_RX0N
GFX_RX1P
GFX_RX1N
GFX_RX2P
GFX_RX2N
GFX_RX3P
GFX_RX3N
GFX_RX4P
GFX_RX4N
GFX_RX5P
GFX_RX5N
GFX_RX6P
GFX_RX6N
GFX_RX7P
GFX_RX7N
GFX_RX8P
GFX_RX8N
GFX_RX9P
GFX_RX9N
GFX_RX10P
GFX_RX10N
GFX_RX11P
GFX_RX11N
GFX_RX12P
GFX_RX12N
GFX_RX13P
GFX_RX13N
GFX_RX14P
GFX_RX14N
GFX_RX15P
GFX_RX15N
GPP_RX0P
GPP_RX0N
GPP_RX1P
GPP_RX1N
GPP_RX2P
GPP_RX2N
GPP_RX3P
GPP_RX3N
GPP_RX4P
GPP_RX4N
GPP_RX5P
GPP_RX5N
SB_RX0P
SB_RX0N
SB_RX1P
SB_RX1N
SB_RX2P
SB_RX2N
SB_RX3P
SB_RX3N
RS780M-GP-U2
RS780M-GP-U2
PART 1 OF 6
PART 1 OF 6
PART 2 OF 6
PART 2 OF 6
PCIE I/F GPP
PCIE I/F GPP
PCIE I/F SB
PCIE I/F SB
HT_TXCAD0P
HT_TXCAD0N
HT_TXCAD1P
HT_TXCAD1N
HT_TXCAD2P
HT_TXCAD2N
HT_TXCAD3P
HT_TXCAD3N
HT_TXCAD4P
HT_TXCAD4N
HT_TXCAD5P
HT_TXCAD5N
HT_TXCAD6P
HT_TXCAD6N
HT_TXCAD7P
HT_TXCAD7N
HT_TXCAD8P
HT_TXCAD8N
HT_TXCAD9P
HT_TXCAD9N
HT_TXCAD10P
HT_TXCAD10N
HT_TXCAD11P
HT_TXCAD11N
HT_TXCAD12P
HT_TXCAD12N
HT_TXCAD13P
HT_TXCAD13N
HT_TXCAD14P
HT_TXCAD14N
HT_TXCAD15P
HT_TXCAD15N
HT_TXCLK0P
HT_TXCLK0N
HT_TXCLK1P
HT_TXCLK1N
HYPER TRANSPORT CPU I/F
HYPER TRANSPORT CPU I/F
HT_TXCTL0P
HT_TXCTL0N
HT_TXCTL1P
HT_TXCTL1N
HT_TXCALP
HT_TXCALN
GFX_TX0P
GFX_TX0N
GFX_TX1P
GFX_TX1N
GFX_TX2P
GFX_TX2N
GFX_TX3P
GFX_TX3N
GFX_TX4P
GFX_TX4N
GFX_TX5P
GFX_TX5N
GFX_TX6P
GFX_TX6N
GFX_TX7P
GFX_TX7N
GFX_TX8P
GFX_TX8N
GFX_TX9P
GFX_TX9N
GFX_TX10P
GFX_TX10N
GFX_TX11P
GFX_TX11N
GFX_TX12P
GFX_TX12N
GFX_TX13P
GFX_TX13N
GFX_TX14P
GFX_TX14N
GFX_TX15P
GFX_TX15N
PCIE I/F GFX
PCIE I/F GFX
GPP_TX0P
GPP_TX0N
GPP_TX1P
GPP_TX1N
GPP_TX2P
GPP_TX2N
GPP_TX3P
GPP_TX3N
GPP_TX4P
GPP_TX4N
GPP_TX5P
GPP_TX5N
SB_TX0P
SB_TX0N
SB_TX1P
SB_TX1N
SB_TX2P
SB_TX2N
SB_TX3P
SB_TX3N
PCE_CALRP
PCE_CALRN
3
D24
D25
E24
E25
F24
F25
F23
F22
H23
H22
J25
J24
K24
K25
K23
K22
F21
G21
G20
H21
J20
J21
J18
K17
L19
J19
M19
L18
M21
P21
P18
M18
H24
H25
L21
L20
M24
M25
P19
R18
B24
HT_TXCALN
B25
Placement: close RS780
GTXP0
A5
GTXN0
B5
GTXP1
A4
GTXN1
B4
GTXP2
C3
GTXN2
B2
GTXP3
D1
GTXN3
D2
GTXP4
E2
GTXN4
E1
GTXP5
F4
GTXN5
F3
GTXP6
F1
GTXN6
F2
GTXP7
H4
GTXN7
H3
GTXP8
H1
GTXN8
H2
GTXP9
J2
GTXN9
J1
GTXP10
K4
GTXN10
K3
GTXP11
K1
GTXN11
K2
GTXP12
M4
GTXN12
M3
GTXP13
M1
GTXN13
M2
GTXP14
N2
GTXN14
N1
GTXP15
P1
GTXN15
P2
TXP1
AC1
TXN1
AC2
TXP2
AB4
TXN2
AB3
AA2
AA1
Y1
Y2
Y4
Y3
V1
V2
ALINK_NBTX_SBRX_P0
AD7
ALINK_NBTX_SBRX_N0
AE7
ALINK_NBTX_SBRX_P1
AE6
ALINK_NBTX_SBRX_N1
AD6
ALINK_NBTX_SBRX_P2
AB6
ALINK_NBTX_SBRX_N2
AC6
ALINK_NBTX_SBRX_P3
AD5
ALINK_NBTX_SBRX_N3
AE5
PCE_PCAL
AC8
PCE_NCAL
AB8
Place < 100mils from pin AC8 and AB8
3
HT_NB_CPU_CAD_H0 4
HT_NB_CPU_CAD_L0 4
HT_NB_CPU_CAD_H1 4
HT_NB_CPU_CAD_L1 4
HT_NB_CPU_CAD_H2 4
HT_NB_CPU_CAD_L2 4
HT_NB_CPU_CAD_H3 4
HT_NB_CPU_CAD_L3 4
HT_NB_CPU_CAD_H4 4
HT_NB_CPU_CAD_L4 4
HT_NB_CPU_CAD_H5 4
HT_NB_CPU_CAD_L5 4
HT_NB_CPU_CAD_H6 4
HT_NB_CPU_CAD_L6 4
HT_NB_CPU_CAD_H7 4
HT_NB_CPU_CAD_L7 4
HT_NB_CPU_CAD_H8 4
HT_NB_CPU_CAD_L8 4
HT_NB_CPU_CAD_H9 4
HT_NB_CPU_CAD_L9 4
HT_NB_CPU_CAD_H10 4
HT_NB_CPU_CAD_L10 4
HT_NB_CPU_CAD_H11 4
HT_NB_CPU_CAD_L11 4
HT_NB_CPU_CAD_H12 4
HT_NB_CPU_CAD_L12 4
HT_NB_CPU_CAD_H13 4
HT_NB_CPU_CAD_L13 4
HT_NB_CPU_CAD_H14 4
HT_NB_CPU_CAD_L14 4
HT_NB_CPU_CAD_H15 4
HT_NB_CPU_CAD_L15 4
HT_NB_CPU_CLK_H0 4
HT_NB_CPU_CLK_L0 4
HT_NB_CPU_CLK_H1 4
HT_NB_CPU_CLK_L1 4
HT_NB_CPU_CTL_H0 4
HT_NB_CPU_CTL_L0 4
HT_NB_CPU_CTL_H1 4
HT_NB_CPU_CTL_L1 4
1 2
Place < 100mils from pin B25 and B24
C685 SCD1U10V2KX-4GP
C685 SCD1U10V2KX-4GP
1 2
DIS
DIS
C686 SCD1U10V2KX-4GP
C686 SCD1U10V2KX-4GP
1 2
DIS
DIS
C687 SCD1U10V2KX-4GP
C687 SCD1U10V2KX-4GP
1 2
DIS
DIS
C688 SCD1U10V2KX-4GP
C688 SCD1U10V2KX-4GP
1 2
DIS
DIS
C689 SCD1U10V2KX-4GP
C689 SCD1U10V2KX-4GP
1 2
DIS
DIS
C690 SCD1U10V2KX-4GP
C690 SCD1U10V2KX-4GP
1 2
DIS
DIS
C691 SCD1U10V2KX-4GP
C691 SCD1U10V2KX-4GP
1 2
DIS
DIS
C692 SCD1U10V2KX-4GP
C692 SCD1U10V2KX-4GP
1 2
DIS
DIS
C654 SCD1U10V2KX-4GP
C654 SCD1U10V2KX-4GP
1 2
DIS
DIS
C655 SCD1U10V2KX-4GP
C655 SCD1U10V2KX-4GP
1 2
DIS
DIS
C671 SCD1U10V2KX-4GP
C671 SCD1U10V2KX-4GP
1 2
DIS
DIS
C672 SCD1U10V2KX-4GP
C672 SCD1U10V2KX-4GP
1 2
DIS
DIS
C656 SCD1U10V2KX-4GP
C656 SCD1U10V2KX-4GP
1 2
DIS
DIS
C657 SCD1U10V2KX-4GP
C657 SCD1U10V2KX-4GP
1 2
DIS
DIS
C673 SCD1U10V2KX-4GP
C673 SCD1U10V2KX-4GP
1 2
DIS
DIS
C674 SCD1U10V2KX-4GP
C674 SCD1U10V2KX-4GP
1 2
DIS
DIS
C658 SCD1U10V2KX-4GP
C658 SCD1U10V2KX-4GP
1 2
DIS
DIS
C659 SCD1U10V2KX-4GP
C659 SCD1U10V2KX-4GP
1 2
DIS
DIS
C675 SCD1U10V2KX-4GP
C675 SCD1U10V2KX-4GP
1 2
DIS
DIS
C676 SCD1U10V2KX-4GP
C676 SCD1U10V2KX-4GP
1 2
DIS
DIS
C661 SCD1U10V2KX-4GP
C661 SCD1U10V2KX-4GP
1 2
DIS
DIS
C660 SCD1U10V2KX-4GP
C660 SCD1U10V2KX-4GP
1 2
DIS
DIS
C682 SCD1U10V2KX-4GP
C682 SCD1U10V2KX-4GP
1 2
DIS
DIS
C677 SCD1U10V2KX-4GP
C677 SCD1U10V2KX-4GP
1 2
DIS
DIS
C662 SCD1U10V2KX-4GP
C662 SCD1U10V2KX-4GP
1 2
DIS
DIS
C663 SCD1U10V2KX-4GP
C663 SCD1U10V2KX-4GP
1 2
DIS
DIS
C678 SCD1U10V2KX-4GP
C678 SCD1U10V2KX-4GP
1 2
DIS
DIS
C679 SCD1U10V2KX-4GP
C679 SCD1U10V2KX-4GP
1 2
DIS
DIS
C665 SCD1U10V2KX-4GP
C665 SCD1U10V2KX-4GP
1 2
DIS
DIS
C664 SCD1U10V2KX-4GP
C664 SCD1U10V2KX-4GP
1 2
DIS
DIS
C680 SCD1U10V2KX-4GP
C680 SCD1U10V2KX-4GP
1 2
DIS
DIS
C681 SCD1U10V2KX-4GP
C681 SCD1U10V2KX-4GP
1 2
DIS
DIS
C669 SCD1U10V2KX-4GP C669 SCD1U10V2KX-4GP
1 2
C668 SCD1U10V2KX-4GP C668 SCD1U10V2KX-4GP
1 2
C670 SCD1U10V2KX-4GP C670 SCD1U10V2KX-4GP
1 2
C667 SCD1U10V2KX-4GP C667 SCD1U10V2KX-4GP
1 2
C632 SCD1U10V2KX-4GP C632 SCD1U10V2KX-4GP
C634 SCD1U10V2KX-4GP C634 SCD1U10V2KX-4GP
C641 SCD1U10V2KX-4GP C641 SCD1U10V2KX-4GP
C647 SCD1U10V2KX-4GP C647 SCD1U10V2KX-4GP
C637 SCD1U10V2KX-4GP C637 SCD1U10V2KX-4GP
C639 SCD1U10V2KX-4GP C639 SCD1U10V2KX-4GP
C650 SCD1U10V2KX-4GP C650 SCD1U10V2KX-4GP
C652 SCD1U10V2KX-4GP C652 SCD1U10V2KX-4GP
1 2
R131 1K27R2F-L-GP R131 1K27R2F-L-GP
1 2
R128 2KR2F-3-GP R128 2KR2F-3-GP
1 2
1 2
1 2
1 2
1 2
1 2
1 2
1 2
R258
R258
301R2F-GP
301R2F-GP
2
RS780M Display Port Support(muxed on GFX)
PEG_TXP0
PEG_TXN0
PEG_TXP1
PEG_TXN1
PEG_TXP2
PEG_TXN2
PEG_TXP3
PEG_TXN3
PEG_TXP4
PEG_TXN4
PEG_TXP5
PEG_TXN5
PEG_TXP6
PEG_TXN6
PEG_TXP7
PEG_TXN7
PEG_TXP8
PEG_TXN8
PEG_TXP9
PEG_TXN9
PEG_TXP10
PEG_TXN10
PEG_TXP11
PEG_TXN11
PEG_TXP12
PEG_TXN12
PEG_TXP13
PEG_TXN13
PEG_TXP14
PEG_TXN14
PEG_TXP15
PEG_TXN15
ALINK_NBTX_C_SBRX_P0 11
ALINK_NBTX_C_SBRX_N0 11
ALINK_NBTX_C_SBRX_P1 11
ALINK_NBTX_C_SBRX_N1 11
ALINK_NBTX_C_SBRX_P2 11
ALINK_NBTX_C_SBRX_N2 11
ALINK_NBTX_C_SBRX_P3 11
ALINK_NBTX_C_SBRX_N3 11
1D1V_S0
2
GTXP0
GTXN0
GTXP1
GTXN1
GTXP2
GTXN2
GTXP3
GTXN3
GFX_TX0,TX1,TX2,TX3,AUX0,HPD0
DP0
C700 SCD1U10V2KX-4GP
C700 SCD1U10V2KX-4GP
1 2
UMA
1 2
1 2
1 2
1 2
1 2
1 2
1 2
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
UMA
C701 SCD1U10V2KX-4GP
C701 SCD1U10V2KX-4GP
C702 SCD1U10V2KX-4GP
C702 SCD1U10V2KX-4GP
C703 SCD1U10V2KX-4GP
C703 SCD1U10V2KX-4GP
C704 SCD1U10V2KX-4GP
C704 SCD1U10V2KX-4GP
C705 SCD1U10V2KX-4GP
C705 SCD1U10V2KX-4GP
C706 SCD1U10V2KX-4GP
C706 SCD1U10V2KX-4GP
C707 SCD1U10V2KX-4GP
C707 SCD1U10V2KX-4GP
GFX_TX4,TX5,TX6,TX7,AUX1,HPD1 DP1
PEG_TXP[15..0] 50
PEG_TXN[15..0] 50
PCIE_TXP1 26
PCIE_TXN1 26
PCIE_TXP2 30
PCIE_TXN2 30
LAN
MINICARD
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
TMDS_A_TX2+ 20,51
TMDS_A_TX2- 20,51
TMDS_A_TX1+ 20,51
TMDS_A_TX1- 20,51
TMDS_A_TX0+ 20,51
TMDS_A_TX0- 20,51
TMDS_A_TXC+ 20,51
TMDS_A_TXC- 20,51
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
RS780 (1 of 3)
RS780 (1 of 3)
RS780 (1 of 3)
SJM50-PU
SJM50-PU
SJM50-PU
85 6 Tuesday, December 23, 2008
85 6 Tuesday, December 23, 2008
85 6 Tuesday, December 23, 2008
1
SB
SB
SB
5
1 2
DY
LDT_RST#_CPU 6,48
PLT_RST1# 11
D D
LDT_STP#_CPU 6
ALLOW_LDTSTOP 6,11
DY
R328 0R2J-2-GP
R328 0R2J-2-GP
1 2
R327 0R0402-PAD R327 0R0402-PAD
SC330P50V2KX-3GP
SC330P50V2KX-3GP
1 2
R127 0R0402-PAD R127 0R0402-PAD
1 2
R124 0R0402-PAD R124 0R0402-PAD
SYSREST#
1 2
C638
C638
NB_LDT_STOP#
NB_ALLOW_LDTSTOP
Close to NB ball
C C
1D1V_S0
L43
L43
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
220ohm 200mA
SC1U10V2KX-1GP
SC1U10V2KX-1GP
L41
L41
1 2
63.2R003.15L
63.2R003.15L
2R3J-GP
2R3J-GP
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
C597
SC22U6D3V5MX-2GP
SC22U6D3V5MX-2GP
C597
1D8V_S0
1 2
ENABLE External CLK GEN
1D8V_S0
L12
L12
B B
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
220ohm 200mA
1D8V_S0
L20
L20
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
220ohm 200mA
VDDA18HTPLL
C280
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
C280
VDDA18PCIEPLL
C341
C341
1 2
1 2
1 2
C273
C273
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C342
C342
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
STRP_DATA
VCC_NB
GPIO MODE
0
1.0V 1.1V
4
1D8V_S0
L9
L9
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
220ohm 200mA
SC1U10V2KX-1GP
SC1U10V2KX-1GP
GMCH_RED 19
GMCH_GREEN 19
GMCH_BLUE 19
1D1V_S0_PLLVDD
1D1V_S0_PLLVDD
1 2
1 2
C628
C628
1 2
1 2
SCD1U10V2KX-4GP
HDMI_NB_DAT 20
HDMI_NB_CLK 20
SCD1U10V2KX-4GP
C606
C606
1D1V_S0
C608
C608
NB_LCD_CLK 18
NB_LCD_DAT 18
1
*
3D3V_S0
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
220ohm 200mA
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1D8V_S0
SC1U10V2KX-1GP
SC1U10V2KX-1GP
http://hobi-elektronika.net
L15
L15
1 2
C299
C299
R117
R117
1 2
0R0603-PAD
0R0603-PAD
C288
C288
1 2
C281
C281
GMCH_HSYNC 19
GMCH_VSYNC 19
NB_CRT_CLK 19
NB_CRT_DAT 19
SA_20081110
C629
C629
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
NB_PWRGD 12,37
RN36
RN36
1
2 3
SRN1KJ-7-GP
SRN1KJ-7-GP
4
3D3V_S0_AVDD
1 2
1 2
C300
C300
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D8V_S0_AVDDDI
1 2
1 2
C286
C286
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C272
C272
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R110 140R2F-G P R110 140R2F-GP
1 2
R111 150R2F-1 -GP R111 150R2F-1-GP
1 2
R108 150R2F-1 -GP R108 150R2F-1-GP
1 2
CLK_NBHT_CLK 3
CLK_NBHT_CLK# 3
CLK_NB_14M 3
1 2
R126
R126
150R2F-1-GP
150R2F-1-GP
1D8V_S0_AVDDQ
R123
R123
DAC_RSET
1 2
715R2F-GP
715R2F-GP
1D8V_S0_PLVDD18
VDDA18HTPLL
VDDA18PCIEPLL
SYSREST#
NB_LDT_STOP#
NB_ALLOW_LDTSTOP
NB_REFCLK_N
CLK_NB_GFX 3
CLK_NB_GFX# 3
CLK_NB_GPPSB 3
CLK_NB_GPPSB# 3
STRP_DATA
RS780_AUX_CAL
3
NB2C
NB2C
F12
AVDD1
E12
AVDD2
F14
AVDDDI
G15
AVSSDI
H15
AVDDQ
H14
AVSSQ
E17
C_Pr
F17
Y
F15
COMP_Pb
G18
RED
G17
REDb
E18
GREEN
F18
GREENb
E19
BLUE
F19
BLUEb
A11
DAC_HSYNC
B11
DAC_VSYNC
F8
DAC_SCL
E8
DAC_SDA
G14
DAC_RSET
A12
PLLVDD
D14
PLLVDD18
B12
PLLVSS
H17
VDDA18HTPLL
D7
VDDA18PCIEPLL1
E7
VDDA18PCIEPLL2
D8
SYSRESET#
A10
POWERGOOD
C10
LDTSTOP#
C12
ALLOW_LDTSTOP
C25
HT_REFCLKP
C24
HT_REFCLKN
E11
REFCLK_P/OSCIN
F11
REFCLK_N
T2
GFX_REFCLKP
T1
GFX_REFCLKN
U1
GPP_REFCLKP
U2
GPP_REFCLKN
V4
GPPSB_REFCLKP
V3
GPPSB_REFCLKN
B9
I2C_CLK
A9
I2C_DATA
B8
DDC_CLK0/AUX0P
A8
DDC_DATA0/AUX0N
B7
DDC_CLK1/AUX1P
A7
DDC_DATA1/AUX1N
B10
STRP_DATA
G11
RESERVED
C8
AUX_CAL
RS780M-GP-U2
RS780M-GP-U2
3D3V_S0
123
678
RN37
RN37
SRN3K3J-1-GP
SRN3K3J-1-GP
4 5
GMCH_VSYNC
GMCH_HSYNC
PART 3 OF 6
PART 3 OF 6
DDC_DATA0/AUX0N
DDC_CLK0/AUX0P
CRT/TVOUT
CRT/TVOUT
LVTM
LVTM
PM
PM
CLOCKs PLL PWR
CLOCKs PLL PWR
MIS.
MIS.
2
1
STRAP_DEBUG_BUS_GPIO_ENABLEb
Enables the Test Debug Bus using GPIO.(PIN: RS780M--> VSYNC#)
1 :Disable 0 : Enable
*
RS780: Enables Side port memory ( RS780 use HSYNC#)
1 :Disable 0 : Enable
*
SUS_STAT#
Selects Loading of STRAPS From EEPROM
1 : Bypass the loading of EEPROM straps and use Hardware Default Values
*
0 : I2C Master can load strap values from EEPROM if connected,
or use default values if not connected
TXOUT_L0P
TXOUT_L0N
TXOUT_L1P
TXOUT_L1N
TXOUT_L2P
TXOUT_L2N
TXOUT_L3P
TXOUT_L3N
TXOUT_U0P
TXOUT_U0N
TXOUT_U1P
TXOUT_U1N
TXOUT_U2P
TXOUT_U2N
TXOUT_U3P
TXOUT_U3N
TXCLK_LP
TXCLK_LN
TXCLK_UP
TXCLK_UN
VDDLTP18
VSSLTP18
VDDLT18_1
VDDLT18_2
VDDLT33_1
VDDLT33_2
VSSLT1
VSSLT2
VSSLT3
VSSLT4
VSSLT5
VSSLT6
VSSLT7
LVDS_DIGON
LVDS_BLON
LVDS_ENA_BL
TMDS_HPD
HPD
SUS_STAT#
THERMALDIODE_P
THERMALDIODE_N
TESTMODE
A22
B22
A21
B21
B20
A20
A19
B19
B18
A18
A17
B17
D20
D21
D18
D19
B16
A16
D16
D17
A13
B13
A15
B15
A14
B14
C14
D15
C16
C18
C20
E20
C22
E9
F7
G12
D9
D10
D12
AE8
AD8
D13
GMCH_TXACLK+ 18
GMCH_TXBCLK+ 18
1D8V_S0_VDDLP18
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1D8V_S0_VDDLT18
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
GMCH_BL_ON
LVDS_ENA_BL
SUS_STAT#
TESTMODE_NB
GMCH_TXAOUT0+ 18
GMCH_TXAOUT0- 18
GMCH_TXAOUT1+ 18
GMCH_TXAOUT1- 18
GMCH_TXAOUT2+ 18
GMCH_TXAOUT2- 18
GMCH_TXBOUT0+ 18
GMCH_TXBOUT0- 18
GMCH_TXBOUT1+ 18
GMCH_TXBOUT1- 18
GMCH_TXBOUT2+ 18
GMCH_TXBOUT2- 18
GMCH_TXACLK- 18
GMCH_TXBCLK- 18
1 2
FCM1608CF-221T02-GP
FCM1608CF-221T02-GP
1 2
C618
C618
1 2
C617
C617
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
1 2
1 2
C596
C596
SCD1U10V2KX-4GP
RN39
RN39
2 3
1
SRN4K7J-8-GP
SRN4K7J-8-GP
1 2
DY
DY
HDMI_NB_HPD 20
1 2
R322
R322
10KR2J-3-GP
10KR2J-3-GP
R314
R314
1K8R2F-GP
1K8R2F-GP
SCD1U10V2KX-4GP
4
C595
C595
R125 100KR2J-1-GP
R125 100KR2J-1-GP
1 2
1D8V_S0
L42
L42
L40
L40
GMCH_LCDVDD_ON 18
1
TP28 TP28
3D3V_S0
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
BLON_IN 32,51
BRIGHTNESS_AMD 18,51
SB_20081221
3
DY
DY
1 2
R459 0R2J-2-GP
R459 0R2J-2-GP
UMA
UMA
1 2
R262 0R2J-2-GP
R262 0R2J-2-GP
DY
DY
1 2
R460 0R2J-2-GP
R460 0R2J-2-GP
LVDS_ENA_BL
GMCH_BL_ON
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
RS780 (2 of 3)
RS780 (2 of 3)
RS780 (2 of 3)
SJM50-PU
SJM50-PU
SJM50-PU
1
SB
SB
95 6 Tuesday, December 23, 2008
95 6 Tuesday, December 23, 2008
95 6 Tuesday, December 23, 2008
SB
1D8V_S0
1 2
TC20
A A
TC20
ST100U6D3VBM-5GP
ST100U6D3VBM-5GP
77.C1071.081
77.C1071.081
2ND = 77.21071.07L
2ND = 77.21071.07L
3D3V_S0
1 2
R324
R324
2K2R2J-2-GP
2K2R2J-2-GP
DY
DY
STRP_DATA
Near NB
5
4
5
4
3
2
1
http://hobi-elektronika.net
68.00206.121
1D1V_S0
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
220 ohm @ 100MHz,2A
D D
1D1V_S0
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
220 ohm @ 100MHz,2A
1D2V_S0
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
220 ohm @ 100MHz,2A
C C
220 ohm @ 100MHz,2A
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1D8V_S0
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
C314
C314
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
L13
L13
1 2
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
L10
L10
1 2
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
L7
L7
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
L16
L16
1 2
1D8V_S0
1 2
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C233
C233
1 2
C302
C302
0.6A per ANT Rev1.1, Page3
1 2
C265
C265
SCD1U10V2KX-4GP
C285
C285
1 2
C275
C275
1 2
+1.1V_RUN_VDDHT
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
0.45A per ANT Rev1.1, Page3
+1.1V_RUN_VDDHTRX
SCD1U10V2KX-4GP
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C247
C247
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C270
C270
1 2
80mil Width
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C303
C303
1 2
0R0603-PAD
0R0603-PAD
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C234
C234
1 2
+1.2V_RUN_VDDHTTX
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C250
C250
1 2
+1.8V_RUN_VDDA18PCIE +1.8V_RUN_VDDA18PCIE +1.8V_RUN_VDDA18PCIE
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C306
C306
C309
C309
1 2
1 2
+1.8V_RUN_VDD18_MEM
R306
R306
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C269
C269
1 2
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C251
C251
C244
C244
1 2
1 2
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C231
C231
C264
C264
1 2
1 2
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C308
C308
1 2
C615
C615
C307
C307
1 2
NB2E
NB2E
J17
VDDHT_1
K16
L16
M16
P16
R16
T16
H18
G19
F20
E21
D22
B23
A23
AE25
AD24
AC23
AB22
AA21
Y20
W19
V18
U17
T17
R17
P17
M17
J10
P10
K10
M10
L10
W9
H9
T10
R10
Y9
AA9
AB9
AD9
AE9
U10
F9
G9
AE11
AD11
1 2
RS780M-GP-U2
RS780M-GP-U2
VDDHT_2
VDDHT_3
VDDHT_4
VDDHT_5
VDDHT_6
VDDHT_7
VDDHTRX_1
VDDHTRX_2
VDDHTRX_3
VDDHTRX_4
VDDHTRX_5
VDDHTRX_6
VDDHTRX_7
VDDHTTX_1
VDDHTTX_2
VDDHTTX_3
VDDHTTX_4
VDDHTTX_5
VDDHTTX_6
VDDHTTX_7
VDDHTTX_8
VDDHTTX_9
VDDHTTX_10
VDDHTTX_11
VDDHTTX_12
VDDHTTX_13
VDDA18PCIE_1
VDDA18PCIE_2
VDDA18PCIE_3
VDDA18PCIE_4
VDDA18PCIE_5
VDDA18PCIE_6
VDDA18PCIE_7
VDDA18PCIE_8
VDDA18PCIE_9
VDDA18PCIE_10
VDDA18PCIE_11
VDDA18PCIE_12
VDDA18PCIE_13
VDDA18PCIE_14
VDDA18PCIE_15
VDD18_1
VDD18_2
VDD18_MEM1
VDD18_MEM2
PART 5/6
PART 5/6
VDDPCIE_1
VDDPCIE_2
VDDPCIE_3
VDDPCIE_4
VDDPCIE_5
VDDPCIE_6
VDDPCIE_7
VDDPCIE_8
VDDPCIE_9
VDDPCIE_10
VDDPCIE_11
VDDPCIE_12
VDDPCIE_13
VDDPCIE_14
VDDPCIE_15
VDDPCIE_16
VDDPCIE_17
POWER
POWER
VDD_MEM1
VDD_MEM2
VDD_MEM3
VDD_MEM4
VDD_MEM5
VDD_MEM6
VDDC_1
VDDC_2
VDDC_3
VDDC_4
VDDC_5
VDDC_6
VDDC_7
VDDC_8
VDDC_9
VDDC_10
VDDC_11
VDDC_12
VDDC_13
VDDC_14
VDDC_15
VDDC_16
VDDC_17
VDDC_18
VDDC_19
VDDC_20
VDDC_21
VDDC_22
VDD33_1
VDD33_2
A6
B6
C6
D6
E6
F6
G7
H8
J9
K9
M9
L9
P9
R9
T9
V9
U9
K12
J14
U16
J11
K15
M12
L14
L11
M13
M15
N12
N14
P11
P13
P14
R12
R15
T11
T15
U12
T14
J16
AE10
AA11
Y11
AD10
AB10
AC10
H11
H12
300mil Width
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C324
C324
1 2
C289
C289
7A per ANT Rev1.1, Page3
Per check list (Rev 0.02)
RS780M: 1V ~ 1.1V, check PWR team
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R130
R130
1 2
C360
C360
SCD1U10V2KX-4GP
C332
C332
1 2
1 2
0R0603-PAD
0R0603-PAD
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C325
C325
1 2
VDD_MEM
+3.3V_RUN_VDD33
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C317
C317
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C297
C297
1 2
1 2
0R0603-PAD
0R0603-PAD
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D1V_S0
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
C329
C329
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C354
C354
C296
C296
1 2
1 2
3D3V_S0
R138
R138
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
1 2
C326
C326
1 2
C283
C283
+NB_VCORE
1D1V_S0
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
C295
C295
1 2
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
1 2
C263
C263
1 2
C279
C279
M20
N22
R19
R22
R24
R25
H20
U22
W22
W24
W25
AD25
M14
N13
R11
R14
U14
U11
U15
W11
W15
AC12
AA14
AB11
AB15
AB17
AB19
AE20
AB21
A25
D23
E22
G22
G24
G25
H19
J22
L17
L22
L24
L25
P20
V19
Y21
L12
P12
P15
T12
V12
Y18
K11
NB2F
NB2F
VSSAHT1
VSSAHT2
VSSAHT3
VSSAHT4
VSSAHT5
VSSAHT6
VSSAHT7
VSSAHT8
VSSAHT9
VSSAHT10
VSSAHT11
VSSAHT12
VSSAHT13
VSSAHT14
VSSAHT15
VSSAHT16
VSSAHT17
VSSAHT18
VSSAHT19
VSSAHT20
VSSAHT21
VSSAHT22
VSSAHT23
VSSAHT24
VSSAHT25
VSSAHT26
VSSAHT27
VSS11
VSS12
VSS13
VSS14
VSS15
VSS16
VSS17
VSS18
VSS19
VSS20
VSS21
VSS22
VSS23
VSS24
VSS25
VSS26
VSS27
VSS28
VSS29
VSS30
VSS31
VSS32
VSS33
VSS34
RS780M-GP-U2
RS780M-GP-U2
PART 6/6
PART 6/6
GROUND
GROUND
VSSAPCIE1
VSSAPCIE2
VSSAPCIE3
VSSAPCIE4
VSSAPCIE5
VSSAPCIE6
VSSAPCIE7
VSSAPCIE8
VSSAPCIE9
VSSAPCIE10
VSSAPCIE11
VSSAPCIE12
VSSAPCIE13
VSSAPCIE14
VSSAPCIE15
VSSAPCIE16
VSSAPCIE17
VSSAPCIE18
VSSAPCIE19
VSSAPCIE20
VSSAPCIE21
VSSAPCIE22
VSSAPCIE23
VSSAPCIE24
VSSAPCIE25
VSSAPCIE26
VSSAPCIE27
VSSAPCIE28
VSSAPCIE29
VSSAPCIE30
VSSAPCIE31
VSSAPCIE32
VSSAPCIE33
VSSAPCIE34
VSSAPCIE35
VSSAPCIE36
VSSAPCIE37
VSSAPCIE38
VSSAPCIE39
VSSAPCIE40
VSS1
VSS2
VSS3
VSS4
VSS5
VSS6
VSS7
VSS8
VSS9
VSS10
A2
B1
D3
D5
E4
G1
G2
G4
H7
J4
R7
L1
L2
L4
L7
M6
N4
P6
R1
R2
R4
V7
U4
V8
V6
W1
W2
W4
W7
W8
Y6
AA4
AB5
AB1
AB7
AC3
AC4
AE1
AE4
AB2
AE14
D11
G8
E14
E15
J15
J12
K14
M11
L15
NB2D
AB12
AE16
V11
AE15
AA12
AB16
AB14
AD14
AD13
AD15
AC16
AE13
AC14
Y14
AD16
AE17
AD17
W12
Y12
AD18
AB13
AB18
V14
V15
W14
AE12
AD12
NB2D
MEM_A0
MEM_A1
MEM_A2
MEM_A3
MEM_A4
MEM_A5
MEM_A6
MEM_A7
MEM_A8
MEM_A9
MEM_A10
MEM_A11
MEM_A12
MEM_A13
MEM_BA0
MEM_BA1
MEM_BA2
MEM_RAS#
MEM_CAS#
MEM_WE#
MEM_CS#
MEM_CKE
MEM_ODT
MEM_CKP
MEM_CKN
MEM_COMPP
MEM_COMPN
RS780M-GP-U2
RS780M-GP-U2
PAR 4 OF 6
PAR 4 OF 6
MEM_DQ0/DVO_VSYNC
MEM_DQ1/DVO_HSYNC
MEM_DQ2/DVO_DE
MEM_DQ3/DVO_D0
MEM_DQ4
MEM_DQ5/DVO_D1
MEM_DQ6/DVO_D2
MEM_DQ7/DVO_D4
MEM_DQ8/DVO_D3
MEM_DQ9/DVO_D5
MEM_DQ10/DVO_D6
MEM_DQ11/DVO_D7
MEM_DQ12
MEM_DQ13/DVO_D9
MEM_DQ14/DVO_D10
MEM_DQ15/DVO_D11
MEM_DQS0P/DVO_IDCKP
MEM_DQS0N/DVO_IDCKN
MEM_DQS1P
MEM_DQS1N
MEM_DM0
MEM_DM1/DVO_D8
SBD_MEM/DVO_I/F
SBD_MEM/DVO_I/F
4
IOPLLVDD18
IOPLLVDD
IOPLLVSS
MEM_VREF
AA18
AA20
AA19
Y19
V17
AA17
AA15
Y15
AC20
AD19
AE22
AC18
AB20
AD22
AC22
AD21
Y17
W18
AD20
AE21
W17
AE19
AE23
AE24
AD23
AE18
MEM_COMP_P and MEM_COMP_N trace
width >=10mils and 10mils spacing from
other Signals in X,Y,Z directions
1D8V_S0
R277
R277
1 2
0R0402-PAD
0R0402-PAD
+1.8V_IOPLLVDD18
1 2
+1.1V_IOPLLVDD
R275
R275
0R0402-PAD
0R0402-PAD
1D1V_S0
3
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
2
Date: Sheet of
RS780 (3 of 3)
RS780 (3 of 3)
RS780 (3 of 3)
SJM50-PU
SJM50-PU
SJM50-PU
10 56 Tuesday, December 16, 2008
10 56 Tuesday, December 16, 2008
10 56 Tuesday, December 16, 2008
1
SB
SB
SB
B B
A A
5
5
4
3
2
1
http://hobi-elektronika.net
33R2J-2-GP
33R2J-2-GP
R430
R430
PLT_RST1# 9
ALINK_NBRX_SBTX_P0 8
ALINK_NBRX_SBTX_N0 8
ALINK_NBRX_SBTX_P1 8
ALINK_NBRX_SBTX_N1 8
D D
1D2V_S0 +1.2V_RUN_PCIE_PVDD PCIE_VDDR
L49
L49
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
220 ohm 2A
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
C C
PLT_RST1# 9
ALINK_NBRX_SBTX_P2 8
ALINK_NBRX_SBTX_N2 8
ALINK_NBRX_SBTX_P3 8
ALINK_NBRX_SBTX_N3 8
20mil Width
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
C724
C724
1 2
C729
C729
3D3V_S5
14 7
1
2
1 2
1 2
C722 SCD1U10V2KX-4GP C722 SCD1U10V2KX-4GP
1 2
C723 SCD1U10V2KX-4GP C723 SCD1U10V2KX-4GP
1 2
C720 SCD1U10V2KX-4GP C720 SCD1U10V2KX-4GP
1 2
C721
C721
1 2
C718
C718
1 2
C719 SCD1U10V2KX-4GP C719 SCD1U10V2KX-4GP
1 2
C716 SCD1U10V2KX-4GP C716 SCD1U10V2KX-4GP
1 2
C717 SCD1U10V2KX-4GP C717 SCD1U10V2KX-4GP
R146 562R2F-GP R146 562R2F-GP
R147 2K05R2F-GP R147 2K05R2F-GP
Place R <100mils form pins T25,T24
U58A
U58A
3
TSLVC08APW-1-GP
TSLVC08APW-1-GP
73.07408.L16
73.07408.L16
2ND = 73.07408.L15
2ND = 73.07408.L15
NB_RST#
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
ALINK_NBTX_C_SBRX_P0 8
ALINK_NBTX_C_SBRX_N0 8
ALINK_NBTX_C_SBRX_P1 8
ALINK_NBTX_C_SBRX_N1 8
ALINK_NBTX_C_SBRX_P2 8
ALINK_NBTX_C_SBRX_N2 8
ALINK_NBTX_C_SBRX_P3 8
ALINK_NBTX_C_SBRX_N3 8
1 2
1 2
PLT_RST1#_B 26,29,30,32,33,50
ALINK_NBRX_C_SBTX_P0
ALINK_NBRX_C_SBTX_N0
ALINK_NBRX_C_SBTX_P1
ALINK_NBRX_C_SBTX_N1
ALINK_NBRX_C_SBTX_P2
ALINK_NBRX_C_SBTX_N2
ALINK_NBRX_C_SBTX_P3
ALINK_NBRX_C_SBTX_N3
PCIE_CALRP
PCIE_CALRN
CLK_PCIE_SB 3
CLK_PCIE_SB# 3
SA_20081106
DY
DY
R348
B B
4
1
32K_X1
1 2
R416
R416
10MR2J-L-GP
10MR2J-L-GP
32K_X2
C782
C782
SC18P50V 2JN-1-GP
SC18P50V2JN-1-GP
X-32D768KHZ-46GP
X-32D768KHZ-46GP
82.30001.861
82.30001.861
2ND = 82.30001.B81
2ND = 82.30001.B81
A A
1 2
X6
X6
2 3
1 2
C772
C772
SC18P50V2JN-1-GP
SC18P50V2JN-1-GP
5
CLK_SB_14M 3
0R2J-2-GP
0R2J-2-GP
ALLOW_LDTSTOP 6,9
PROCHOT#_SB 6
CPU_PWRGD 6,48
CPU_LDT_STOP# 6
CPU_LDT_RST# 6
R348
4
25M_X1
1 2
SB2A
SB2A
N2
A_RST#
V23
PCIE_TX0P
V22
PCIE_TX0N
V24
PCIE_TX1P
V25
PCIE_TX1N
U25
PCIE_TX2P
U24
PCIE_TX2N
T23
PCIE_TX3P
T22
PCIE_TX3N
U22
PCIE_RX0P
U21
PCIE_RX0N
U19
PCIE_RX1P
V19
PCIE_RX1N
R20
PCIE_RX2P
R21
PCIE_RX2N
R18
PCIE_RX3P
R17
PCIE_RX3N
T25
PCIE_CALRP
T24
PCIE_CALRN
P24
PCIE_PVDD
P25
PCIE_PVSS
N25
PCIE_RCLKP/NB_LNK_CLKP
N24
PCIE_RCLKN/NB_LNK_CLKN
K23
NB_DISP_CLKP
K22
NB_DISP_CLKN
M24
NB_HT_CLKP
M25
NB_HT_CLKN
P17
CPU_HT_CLKP
M18
CPU_HT_CLKN
M23
SLT_GFX_CLKP
M22
SLT_GFX_CLKN
J19
GPP_CLK0P
J18
GPP_CLK0N
L20
GPP_CLK1P
L19
GPP_CLK1N
M19
GPP_CLK2P
M20
GPP_CLK2N
N22
GPP_CLK3P
P22
GPP_CLK3N
L18
25M_48M_66M_OSC
J21
25M_X1
J20
25M_X2
A3
X1
B3
X2
F23
ALLOW_LDTSTP
F24
PROCHOT#
F22
LDT_PG
G25
LDT_STP#
G24
LDT_RST#
SB700-1-GP-U1
SB700-1-GP-U1
71.SB700.M02
71.SB700.M02
SB700
SB700
Part 1 of 5
Part 1 of 5
PCI EXPRESS INTERFACE
PCI EXPRESS INTERFACE
LPC
CPU
CPU
LPC
RTC
RTC
RTC XTAL
RTC XTAL
PCICLK0
PCICLK1
PCICLK2
PCICLK3
PCICLK4
PCICLK5/GPIO41
PCI CLKS
PCI CLKS
PCIRST#
AD0
AD1
AD2
AD3
AD4
AD5
AD6
AD7
AD8
AD9
AD10
AD11
AD12
AD13
AD14
AD15
AD16
AD17
AD18
AD19
AD20
AD21
AD22
AD23
AD24
AD25
AD26
AD27
AD28
AD29
AD30
AD31
CBE0#
CBE1#
CBE2#
CBE3#
FRAME#
DEVSEL#
PCI INTERFACE
PCI INTERFACE
CLOCK GENERATOR
CLOCK GENERATOR
LDRQ1#/GNT5#/GPIO68
BMREQ#/REQ5#/GPIO65
INTRUDER_ALERT#
3
IRDY#
TRDY#
PAR
STOP#
PERR#
SERR#
REQ0#
REQ1#
REQ2#
REQ3#/GPIO70
REQ4#/GPIO71
GNT0#
GNT1#
GNT2#
GNT3#/GPIO72
GNT4#/GPIO73
CLKRUN#
LOCK#
INTE#/GPIO33
INTF#/GPIO34
INTG#/GPIO35
INTH#/GPIO36
LPCCLK0
LPCCLK1
LAD0
LAD1
LAD2
LAD3
LFRAME#
LDRQ0#
SERIRQ
RTCCLK
VBAT
P4
P3
P1
P2
T4
T3
PCIRST#_SB
N1
U2
P7
V4
T1
V3
U1
V1
V2
T2
W1
T9
R6
R7
R5
U8
U5
Y7
W8
V9
Y8
AA8
Y4
Y3
Y2
AA2
AB4
AA1
AB3
AB2
AC1
AC2
AD1
W2
U7
AA7
Y1
AA6
W5
AA5
Y5
U6
W6
W4
V7
AC3
AD4
AB7
AE6
AB6
AD2
AE4
AD5
AC6
AE5
AD6
V5
AD3
AC4
AE2
AE3
G22
E22
H24
H23
J25
J24
H25
H22
AB8
AD7
V15
C3
INTRUDER#
C2
RTC_AUX_S5_R
B2
PCI_CLK0
PCI_CLK1
1
LPCCLK0_R
R358 22R2J-2-GP R358 22R2J-2-GP
LPCCLK1_R
R357 22R2J-2-GP R357 22R2J-2-GP
LPC_LDRQ0#
1
PCI_REQ#5
INT_SERIRQ 32
RTC_CLK 1 5
1
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C784
C784
TP55 TP55
1
TP59 TP59
1
PCI_CLK2 15
PCI_CLK3 15
CLK_PCI4 15
CLK_PCI_LOM 15
TP173 TP173
PCI_AD23 15
PCI_AD24 15
PCI_AD25 15
PCI_AD26 15
PCI_AD27 15
PCI_AD28 15
PCI_AD29 15
PCI_AD30 15
Delete test pad
1 2
1 2
LPC_LAD0 32,33
LPC_LAD1 32,33
LPC_LAD2 32,33
LPC_LAD3 32,33
LPC_LFRAME# 32,33
TP41 TP41
TP129 TP129
1 2
R439 1KR2J-1-GP R439 1KR2J-1-GP
1 2
C787
C787
1 2
R399 10KR2J-3-GP R399 10KR2J-3-GP
RTC_AUX_S5
2
EC49
EC49
EC50
EC50
EC103
EC103
PM_CLKRUN# 32
LPC_LAD[0..3]
PCLK_FWH 15,33
1 2
1 2
DY
DY
1 2
3D3V_S0
PCLK_KBC 15,32
SC9P50V2DN-GP
SC9P50V2DN-GP
SC33P50V2JN-3GP
SC33P50V2JN-3GP
SC33P50V2JN-3GP
SC33P50V2JN-3GP
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet of
Date: Sheet of
LPC_LAD[0..3] 32,33
ACES-CON3-4 -GP-U
ACES-CON3-4-GP-U
4
1
2
3
2ND = 20.F0984.003
2ND = 20.F0984.003
5
RTC1
RTC1
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
SB700 (1 of 5)
SB700 (1 of 5)
SB700 (1 of 5)
SJM50-PU
SJM50-PU
SJM50-PU
1
20.F1267.003
20.F1267.003
of
11 56 Tuesday, December 23, 2008
11 56 Tuesday, December 23, 2008
11 56 Tuesday, December 23, 2008
SB
SB
SB
5
NB_PWRGD_R
NB_PWRGD 9,37
1D8V_S0
3D3V_S0
D D
C C
1 2
R155 300R2J-4-GP R155 300R2J-4-GP
1 2
R359 10KR2J-3-GP R359 10KR2J-3-GP
1 2
R364 10KR2J-3-GP R364 10KR2J-3-GP
3D3V_S5
1 2
DY
DY
R429 2K2R2F-GP
R429 2K2R2F-GP
1 2
DY
DY
R428 2K2R2F-GP
R428 2K2R2F-GP
1 2
DY
DY
R435 2K2R2F-GP
R435 2K2R2F-GP
1 2
DY
DY
R443 10KR2J-3-GP
R443 10KR2J-3-GP
1 2
DY
DY
R163 10KR2J-3-GP
R163 10KR2J-3-GP
1 2
DY
DY
R162 10KR2J-3-GP
R162 10KR2J-3-GP
RN44
RN44
8
7
6
SRN10KJ-6-GP
SRN10KJ-6-GP
1
2
3
4 5
1 2
R151 0R2J-2-GP R151 0R2J-2-GP
NB_PWRGD
ECSMI#_KBC
FP_ID
SB_TEST2
SB_TEST1
SB_TEST0
ICH_PME#
PCIE_WAKE#
SMB_ALERT#
PM_SLP_S5#
ECSWI#
ECSCI#_1
PM_SLP_S3#
Close to SB700
ACZ_BITCLK 28
ACZ_SDATAOUT 28
ACZ_SDATAIN0 28
ACZ_SDATAIN1 28
ACZ_SYNC 28
ACZ_RST# 28
B B
A A
1 2
R148
R148
10KR2J-3-GP
10KR2J-3-GP
DY
DY
5
HDMI
RSMRST#_KBC 32
DY
DY
EC63
EC63
1 2
SC12P50V2JN-3GP
SC12P50V2JN-3GP
DY
DY
3D3V_S5
1 2
EC64
EC64
1 2
R164
R164
10KR2J-3-GP
10KR2J-3-GP
RSMRST#_KBC
4
3D3V_S0
1 2
R437
R437
4K7R2F-GP
4K7R2F-GP
SB_ASF_CLK
SB_ASF_DAT
1 2
R433 33R2J-2- GP R433 33R2J-2- GP
1 2
R434 33R2J-2-GP R434 33R2J-2-GP
1 2
R436 33R2J-2-GP R436 33R2J-2-GP
1 2
R432 33R2J-2-GP R432 33R2J-2-GP
EC65
EC65
EC61
EC61
SC12P50V2JN-3GP
SC12P50V2JN-3GP
SC12P50V2JN-3GP
SC12P50V2JN-3GP
1 2
1 2
DY
DY
DY
DY
4
KA20GATE 32
KBRCIN# 32
ECSCI#_1 32
PCIE_WAKE# 26
SC12P50V2JN-3GP
SC12P50V2JN-3GP
3
http://hobi-elektronika.net
ICH_PME#
TP145 TP145
1
1
1
PM_SUS_STAT# PM_SUS_STAT#
SB_TEST2
SB_TEST1
SB_TEST0
GEVENT5#
1
SYS_RST#
1
SMB_ALERT#
NB_PWRGD_R
RSMRST#_KBC
FP_ID
GPIO6
1
GPIO4
1
HDMI
SB_MEM_CLK
SB_MEM_DAT
DDC1_SCL
1
DDC1_SDA
1
SATA_DET#
1
GPIO5
1
GEVENT7#
1
USB_OC#5
1
USB_OC#4
1
CPPE#
1
ACZ_SDIN2
1
ACZ_SDIN3
1
ACZ_SYNC_R
ACZ_RST#_R
1
ACZ_RST#_R 15
RI#
S2#
GPM8#
TP133 TP133
SB_PWRGD 3,37
TP166 TP166
TP174 TP174
ECS MI#_KBC
TP90 TP90
TP43 TP43
TP42 TP42
TP45 TP45
TP142 TP142
TP44 TP44
TP49 TP49
TP98 TP98
TP48 TP48
TP97 TP97
USB_OC#2 25,48
USB_OC#1 25
USB_OC#0 25
TP47 TP47
TP171 TP171
TP52 TP52
TP51 TP51
ACZ_BTCLK_R
ACZ_SDATAOUT_R ACZ_SDATAOUT_R ACZ_SDATAOUT_R ACZ_SDATAOUT_R ACZ_SDATAOUT_R ACZ_SDATAOUT_R
PM_SLP_S3# 28,32,37,44,45
PM_SLP_S5# 32,42,43
PM_PWRBTN# 32,48
EC_TMR 32
ACZ_SPKR 28
ECSWI# 32
TO STRAPS
SB2D
SB2D
E1
PCI_PME#/GEVENT4#
E2
RI#/EXTEVNT0#
H7
SLP_S2/GPM9#
F5
SLP_S3#
G1
SLP_S5#
H2
PWR_BTN#
H1
PWR_GOOD
K3
SUS_STAT#
H5
TEST2
H4
TEST1
H3
TEST0
Y15
GA20IN/GEVENT0#
W15
KBRST#/GEVENT1#
K4
LPC_PME#/GEVENT3#
K24
LPC_SMI#/EXTEVNT1#
F1
S3_STATE/GEVENT5#
J2
SYS_RESET#/GPM7#
H6
WAKE#/GEVENT8#
F2
BLINK/GPM6#
J6
SMBALERT#/THRMTRIP#/GEVENT2#
W14
NB_PWRGD
D3
RSMRST#
AE18
SATA_IS0#/GPIO10
AD18
CLK_REQ3#/SATA_IS1#/GPIO6
AA19
SMARTVOLT/SATA_IS2#/GPIO4
W17
CLK_REQ0#/SATA_IS3#/GPIO0
V17
CLK_REQ1#/SATA_IS4#/FANOUT3/GPIO39
W20
CLK_REQ2#/SATA_IS5#/FANIN3/GPIO40
W21
SPKR/GPIO2
AA18
SCL0/GPOC0#
W18
SDA0/GPOC1#
K1
SCL1/GPOC2#
K2
SDA1/GPOC3#
AA20
DDC1_SCL/GPIO9
Y18
DDC1_SDA/GPIO8
C1
LLB#/GPIO66
Y19
SHUTDOWN#/GPIO5
G5
DDR3_RST#/GEVENT7#
B9
USB_OC6#/IR_TX1/GEVENT6#
B8
USB_OC5#/IR_TX0/GPM5#
A8
USB_OC4#/IR_RX0/GPM4#
A9
USB_OC3#/IR_RX1/GPM3#
E5
USB_OC2#/GPM2#
F8
USB_OC1#/GPM1#
E4
USB_OC0#/GPM0#
M1
AZ_BITCLK
M2
AZ_SDOUT
J7
AZ_SDIN0/GPIO42
J8
AZ_SDIN1/GPIO43
L8
AZ_SDIN2/GPIO44
M3
AZ_SDIN3/GPIO46
L6
AZ_SYNC
M4
AZ_RST#
L5
AZ_DOCK_RST#/GPM8#
H19
IMC_GPIO0
H20
IMC_GPIO1
H21
SPI_CS2#/IMC_GPIO2
F25
IDE_RST#/F_RST#/IMC_GPO3
D22
IMC_GPIO4
E24
IMC_GPIO5
E25
IMC_GPIO6
D23
IMC_GPIO7
SB700-1-GP-U1
SB700-1-GP-U1
71.SB700.M02
71.SB700.M02
3
SB700
SB700
USBCLK/14M_25M_48M_OSC
ACPI / WAKE UP EVENTS
ACPI / WAKE UP EVENTS
USB OC
USB OC
HD AUDIO
HD AUDIO
INTEGRATED uC
INTEGRATED uC
INTEGRATED uC
INTEGRATED uC
Part 4 of 5
Part 4 of 5
USB_RCOMP
USB_FSD13P
USB MISC
USB MISC
USB_FSD13N
USB_FSD12P
USB_FSD12N
USB_HSD11P
USB 1.1
USB 1.1
USB_HSD11N
USB_HSD10P
USB_HSD10N
USB_HSD9P
USB_HSD9N
USB_HSD8P
USB_HSD8N
USB_HSD7P
USB_HSD7N
USB_HSD6P
USB_HSD6N
USB_HSD5P
USB_HSD5N
USB_HSD4P
USB 2.0
USB 2.0
USB_HSD4N
USB_HSD3P
GPIO
GPIO
USB_HSD3N
USB_HSD2P
USB_HSD2N
USB_HSD1P
USB_HSD1N
USB_HSD0P
USB_HSD0N
IMC_GPIO8
IMC_GPIO9
IMC_PWM0/IMC_GPIO10
SCL2/IMC_GPIO11
SDA2/IMC_GPIO12
SCL3_LV/IMC_GPIO13
SDA3_LV/IMC_GPIO14
IMC_PWM1/IMC_GPIO15
IMC_PWM2/IMC_GPO16
IMC_PWM3/IMC_GPO17
IMC_GPIO18
IMC_GPIO19
IMC_GPIO20
IMC_GPIO21
IMC_GPIO22
IMC_GPIO23
IMC_GPIO24
IMC_GPIO25
IMC_GPIO26
IMC_GPIO27
IMC_GPIO28
IMC_GPIO29
IMC_GPIO30
IMC_GPIO31
IMC_GPIO32
IMC_GPIO33
IMC_GPIO34
IMC_GPIO35
IMC_GPIO36
IMC_GPIO37
IMC_GPIO38
IMC_GPIO39
IMC_GPIO40
IMC_GPIO41
2
CLK48_USB
C8
USB_PCOMP
G8
E6
E7
F7
E8
H11
J10
E11
F11
A11
B11
C10
D10
G11
H12
E12
E14
C12
D12
B12
A12
G12
G14
H14
H15
A13
B13
B14
A14
A18
B18
F21
D21
F19
E20
E21
E19
D19
E18
G20
G21
D25
D24
C25
C24
B25
C23
B24
B23
A23
C22
A22
B22
B21
A21
D20
C20
A20
B20
B19
A19
D18
C18
1 2
R157
R157
11K8R2F-GP
11K8R2F-GP
1%
Place R near pin14. Route it with 10mils
Trace width and 25mils spacing to any
signals in X, Y, Z directions.
USBPP11 29
USBPN11 29
USBPP10 18
USBPN10 18
USBPP8 23
USBPN8 23
USBPP7 25
USBPN7 25
USBPP6 25
USBPN6 25
USBPP5 24,48
USBPN5 24,48
USBPP1 30
USBPN1 30
USBPP0 25
USBPN0 25
SB_GPO16 15
SB_GPO17 15
Strap Pin / define to use LPC or SPI ROM
2
1
CLK48_USB 3
CLK48_USB_R2
1 2
DY
DY
R394
R394
10KR2J-3-GP
10KR2J-3-GP
Place these close SB700
1 2
C762
C762
SC10P50V2JN-4GP
SC10P50V2JN-4GP
DY
DY
USB
Pair
Device
CardReader
11
10
CCD
NC
9
USB4
8
7 USB3
USB2
6
BlueTooth
5
NC
4
NC
3
NC
2
Mini Card1
1
USB1
0
OCP2#
OCP1#
OCP0#
SA_20081104
SA_20081107
3D3V_S0
3D3V_S5
678
RN64
RN64
SRN4K7J-12-GP
SRN4K7J-12-GP
123
4 5
SB_ASF_CLK
SB_ASF_DAT
SJM50
SJM50
SJM50
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet of
Date: Sheet of
SB_MEM_CLK 3,16,17
SB_MEM_DAT 3,16,17
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
SB700 (2 of 5)
SB700 (2 of 5)
SB700 (2 of 5)
SJM50-PU
SJM50-PU
SJM50-PU
1
of
12 56 Tuesday, December 23, 2008
12 56 Tuesday, December 23, 2008
12 56 Tuesday, December 23, 2008
SB
SB
SB
5
4
http://hobi-elektronika.net
3
2
1
D D
SATA_TXP0 21
SATA HDD
SATA ODD
e-SATA
SATA_TXN0 21
SATA_RXN0 21
SATA_RXP0 21
SATA_TXP1 22
SATA_TXN1 22
SATA_RXN1 22
SATA_RXP1 22
SATA_TXP2 23
SATA_TXN2 23
SATA_RXN2 23
SATA_RXP2 23
Add e-SATA
C C
C761
C761
SC15P50V2JN-2-GP
SC15P50V2JN-2-GP
1 2
XTAL-25MHZ-102-GP
XTAL-25MHZ-102-GP
82.30020.851
82.30020.851
2ND = 82.30020.791
2ND = 82.30020.791
1 2
C752
C752
SC15P50V2JN-2-GP
SC15P50V2JN-2-GP
Very Close to SB700
1 2
1 2
X5
X5
R388
R388
10MR2J-L-GP
10MR2J-L-GP
SATA_X2_R
R153
R153
1 2
0R0603-PAD
0R0603-PAD
R150
R150
1KR2F-3-GP
1KR2F-3-GP
1 2
1 2
R385 300R2J-4-GP R385 300R2J-4-GP
PLLVDD_SATA 1D2V_S0
20mil Width
1 2
C463
C463
SC1U10V2KX-1GP
SC1U10V2KX-1GP
MEDIA_LED#
SATA_CAL
SATA_X1
1 2
C462
C462
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SATA_X2
Close to SB700
B B
3D3V_S0
R154
R154
1 2
0R0603-PAD
0R0603-PAD
XTLVDD_SATA
20mil Width
1 2
C461
C461
SC1U10V2KX-1GP
SC1U10V2KX-1GP
Close to SB700
3D3V_S0
1 2
R156
R156
10KR2J-3-GP
10KR2J-3-GP
A A
MEDIA_LED# 36
MEDIA_LED#
SA_20081030
5
4
SB2B
SB2B
AD9
AE9
AB10
AC10
AE10
AD10
AD11
AE11
AB12
AC12
AE12
AD12
AD13
AE13
AB14
AC14
AE14
AD14
AD15
AE15
AB16
AC16
AE16
AD16
V12
Y12
AA12
W11
AA11
W12
SB700-1-GP-U1
SB700-1-GP-U1
71.SB700.M02
71.SB700.M02
SATA_TX0P
SATA_TX0N
SATA_RX0N
SATA_RX0P
SATA_TX1P
SATA_TX1N
SATA_RX1N
SATA_RX1P
SATA_TX2P
SATA_TX2N
SATA_RX2N
SATA_RX2P
SATA_TX3P
SATA_TX3N
SATA_RX3N
SATA_RX3P
SATA_TX4P
SATA_TX4N
SATA_RX4N
SATA_RX4P
SATA_TX5P
SATA_TX5N
SATA_RX5N
SATA_RX5P
SATA_CAL
SATA_X1
SATA_X2
SATA_ACT#/GPIO67
PLLVDD_SATA
XTLVDD_SATA
SB700
SB700
Part 2 of 5
Part 2 of 5
SATA PWR SERIAL ATA
SATA PWR SERIAL ATA
IDE_D0/GPIO15
IDE_D1/GPIO16
IDE_D2/GPIO17
IDE_D3/GPIO18
IDE_D4/GPIO19
IDE_D5/GPIO20
IDE_D6/GPIO21
IDE_D7/GPIO22
IDE_D8/GPIO23
IDE_D9/GPIO24
ATA 66/100/133
ATA 66/100/133
IDE_D10/GPIO25
IDE_D11/GPIO26
IDE_D12/GPIO27
IDE_D13/GPIO28
IDE_D14/GPIO29
IDE_D15/GPIO30
SPI_DI/GPIO12
SPI_DO/GPIO11
SPI_CLK/GPIO47
SPI_HOLD#/GPIO31
SPI_CS#/GPIO32
LAN_RST#/GPIO13
ROM_RST#/GPIO14
SPI ROM
SPI ROM
FANOUT0/GPIO3
FANOUT1/GPIO48
FANOUT2/GPIO49
FANIN0/GPIO50
FANIN1/GPIO51
FANIN2/GPIO52
TEMP_COMM
TEMPIN0/GPIO61
TEMPIN1/GPIO62
TEMPIN2/GPIO63
TEMPIN3/TALERT#/GPIO64
VIN0/GPIO53
VIN1/GPIO54
VIN2/GPIO55
HW MONITOR
HW MONITOR
VIN3/GPIO56
VIN4/GPIO57
VIN5/GPIO58
VIN6/GPIO59
VIN7/GPIO60
IDE_IORDY
IDE_IRQ
IDE_A0
IDE_A1
IDE_A2
IDE_DACK#
IDE_DRQ
IDE_IOR#
IDE_IOW#
IDE_CS1#
IDE_CS3#
AVDD
AVSS
3
Delete Test Pad
AA24
AA25
Y22
AB23
Y23
AB24
AD25
AC25
AC24
Y25
Y24
AD24
AD23
AE22
AC22
AD21
AE20
AB20
AD19
AE19
AC20
AD20
AE21
AB22
AD22
AE23
AC23
LAN_RST#
ROM_RST#
PSW_CLR#
SB_SPI_MISO
SPI_MOSI_R
ICH_SPICLK
SB_SPI_HOLD
ICH_SPICS0#
G6
D2
D1
F4
F3
U15
J1
M8
M5
M7
P5
P8
R8
C6
B6
A6
A5
B5
A4
B4
C4
D4
D5
D6
A7
B7
F6
G7
TP50TP50
1
TP155 TP155
1
TP172 TP172
1
TP56TP56
1
TP141 TP141
1
TP46TP46
1
TP170 TP170
1
3D3V_S0
1 2
R400
R400
10KR2J-3-GP
10KR2J-3-GP
ALERT#_SB 31
AVDD_HWM
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
R161
R161
1 2
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
R160
R160
DY
DY
R159
R159
1 2
0R0603-PAD
0R0603-PAD
3D3V_S5
Layout connect to Cap then GND
2
3D3V_S0
1 2
R158
R158
10KR2J-3-GP
10KR2J-3-GP
PSW_CLR#
SJM50
SJM50
SJM50
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
2 1
G122
G122
GAP-OPEN
GAP-OPEN
SB700 (3 of 5)
SB700 (3 of 5)
SB700 (3 of 5)
SJM50-PU
SJM50-PU
SJM50-PU
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
of
13 56 Tuesday, December 23, 2008
of
13 56 Tuesday, December 23, 2008
of
13 56 Tuesday, December 23, 2008
1
SB
SB
SB
5
4
3
2
1
http://hobi-elektronika.net
SB2C
SB2C
L9
VDDQ_1
M9
U16
U17
AA4
AB5
AB21
AA21
AA22
AE25
R22
R24
R25
AA14
AB18
AA15
AA17
AC18
AD17
AE17
C16
D16
D17
G15
G17
G18
T15
U9
V8
W7
Y6
Y20
P18
P19
P20
P21
A16
B16
E17
F15
F17
F18
VDDQ_2
VDDQ_3
VDDQ_4
VDDQ_5
VDDQ_6
VDDQ_7
VDDQ_8
VDDQ_9
VDDQ_10
VDDQ_11
VDDQ_12
VDD33_18_1
VDD33_18_2
VDD33_18_3
VDD33_18_4
PCIE_VDDR_1
PCIE_VDDR_2
PCIE_VDDR_3
PCIE_VDDR_4
PCIE_VDDR_5
PCIE_VDDR_6
PCIE_VDDR_7
AVDD_SATA_1
AVDD_SATA_4
AVDD_SATA_2
AVDD_SATA_3
AVDD_SATA_5
AVDD_SATA_6
AVDD_SATA_7
AVDDTX_0
AVDDTX_1
AVDDTX_2
AVDDTX_3
AVDDTX_4
AVDDTX_5
AVDDRX_0
AVDDRX_1
AVDDRX_2
AVDDRX_3
AVDDRX_4
AVDDRX_5
SB700-1-GP-U1
SB700-1-GP-U1
71.SB700.M02
71.SB700.M02
3D3V_S0
D D
1 2
C469
C469
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
1D2V_S0
L29
L29
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
220 ohm 2A
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
C C
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
L28
L28
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
1 2
EC33
EC33
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C470
C470
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
50mil Width
1 2
1 2
C445
C445
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
50mil Width
C451
C451
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
1 2
1 2
C440
C440
C439
C439
C456
C456
3D3V_S0
C467
C467
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
SC1U10V2KX-1GP
SC1U10V2KX-1GP
PCIE_VDDR
SC1U10V2KX-1GP
SC1U10V2KX-1GP
AVDD_SATA 1D2V_S0
C452
C452
SC10U6D3V5KX-1GP
SC10U6D3V5KX-1GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
1 2
C449
C449
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
1 2
1 2
1 2
C441
C441
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C450
C450
C458
C458
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C443
C443
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C444
C444
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
Use Plane Shape for +3.3V_AVDD_USB
3D3V_S5
L52
L52
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
B B
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
1 2
1 2
C740
C740
C751
C751
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
AVDD_USB
1 2
C741
C741
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
C448
C448
SC1U10V2KX-1GP
SC1U10V2KX-1GP
50mil Width
1 2
1 2
C750
C750
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
C447
C447
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SB700
SB700
Part 3 of 5
Part 3 of 5
PCI/GPIO I/O
PCI/GPIO I/O
IDE/FLSH I/O
IDE/FLSH I/O
POWER
POWER
A-LINK I/O
A-LINK I/O
3.3V_S5 I/O CORE S5
3.3V_S5 I/O CORE S5
SATA I/O
SATA I/O
USB_PHY_1.2V_1
USB_PHY_1.2V_2
PLL CLKGEN I/O
PLL CLKGEN I/O
USB I/O
USB I/O
VDD_1
VDD_2
VDD_3
VDD_4
VDD_5
VDD_6
VDD_7
VDD_8
CORE S0
CORE S0
VDD_9
CKVDD_1.2V_1
CKVDD_1.2V_2
CKVDD_1.2V_3
CKVDD_1.2V_4
S5_3.3V_1
S5_3.3V_2
S5_3.3V_3
S5_3.3V_4
S5_3.3V_5
S5_3.3V_6
S5_3.3V_7
S5_1.2V_1
S5_1.2V_2
V5_VREF
AVDDCK_3.3V
AVDDCK_1.2V
AVDDC
L15
M12
M14
N13
P12
P14
R11
R15
T16
L21
L22
L24
L25
A17
A24
B17
J4
J5
L1
L2
50mil Width
G2
G4
A10
B10
V5_VREF
AE7
AVDDCK_3D3V
J16
AVDDK_1D2V
K17
3D3V_AVDDC
E9
1 2
C466
C466
1 2
1 2
C465
C465
C460
C460
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
C726
C726
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
DY
DY
1 2
C442
C442
DY
DY
1 2
PBY201209T-221Y-N-GP
PBY201209T-221Y-N-GP
1 2
C464
C464
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1D2V_S0
1 2
C468
C468
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
3D3V_S5
1 2
1 2
C474
C474
SC1U10V2KX-1GP
SC1U10V2KX-1GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1D2V_S5
1 2
1 2
C473
C473
C758
C758
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1U10V2KX-1GP
SC1U10V2KX-1GP
3D3V_S5
L30
L30
68.00206.121
68.00206.121
2ND = 68.00216.161
2ND = 68.00216.161
1 2
C455
C455
CKVDD
1 2
C725
C725
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
DY
DY
1 2
C472
C472
C446
C446
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
1 2
C475
C475
SC10 U10V5ZY-1GP
SC10U10V5ZY-1GP
C770
C770
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC10U10V5ZY-1GP
SC10U10V5ZY-1GP
1D2V_S0
R363
R363
1 2
0R0402-PAD
0R0402-PAD
SC4D7U6D3V3KX-GP
SC4D7U6D3V3KX-GP
C759
C759
SC10 U10V5ZY-1GP
SC10U10V5ZY-1GP
1 2
1 2
C771
C771
SC1U10V2KX-1GP
SC1U10V2KX-1GP
2ND = 83.R0304.A8F
2ND = 83.R0304.A8F
R405
R405
1 2
1KR2J-1-GP
1KR2J-1-GP
3D3V_S0
RB751V-40-2-GP
RB751V-40-2-GP
K A
D25
D25
83.R2004.B8F
83.R2004.B8F
5V_S0
V14
Y11
Y14
AA9
AB9
AB11
AB13
AB15
AB17
AC8
AD8
AE8
A15
B15
C14
D11
D13
D14
D15
E15
H17
K10
K12
K14
K15
H18
K25
M16
M17
M21
P16
T10
U10
U11
U12
V11
W9
Y9
Y17
D8
D9
F12
F14
G9
H9
J9
J11
J12
J14
J15
J17
J22
F9
SB2E
SB2E
SB700
SB700
AVSS_SATA_1
AVSS_SATA_2
AVSS_SATA_3
AVSS_SATA_4
AVSS_SATA_5
AVSS_SATA_6
AVSS_SATA_7
AVSS_SATA_8
AVSS_SATA_9
AVSS_SATA_10
AVSS_SATA_11
AVSS_SATA_12
AVSS_SATA_13
AVSS_SATA_14
AVSS_SATA_15
AVSS_SATA_16
AVSS_SATA_17
AVSS_SATA_18
AVSS_SATA_19
AVSS_SATA_20
AVSS_USB_1
AVSS_USB_2
AVSS_USB_3
AVSS_USB_4
AVSS_USB_5
AVSS_USB_6
AVSS_USB_7
AVSS_USB_8
AVSS_USB_9
AVSS_USB_10
AVSS_USB_11
AVSS_USB_12
AVSS_USB_13
AVSS_USB_14
AVSS_USB_15
AVSS_USB_16
AVSS_USB_17
AVSS_USB_18
AVSS_USB_19
AVSS_USB_20
AVSS_USB_21
AVSS_USB_22
AVSS_USB_23
AVSS_USB_24
PCIE_CK_VSS_1
PCIE_CK_VSS_2
PCIE_CK_VSS_3
PCIE_CK_VSS_4
PCIE_CK_VSS_5
PCIE_CK_VSS_6
PCIE_CK_VSS_7
PCIE_CK_VSS_8
AVSSC
SB700-1-GP-U1
SB700-1-GP-U1
71.SB700.M02
71.SB700.M02
Part 5 of 5
Part 5 of 5
GROUND
GROUND
VSS_1
VSS_2
VSS_3
VSS_4
VSS_5
VSS_6
VSS_7
VSS_8
VSS_9
VSS_10
VSS_11
VSS_12
VSS_13
VSS_14
VSS_15
VSS_16
VSS_17
VSS_18
VSS_19
VSS_20
VSS_21
VSS_22
VSS_23
VSS_24
VSS_25
VSS_26
VSS_27
VSS_28
VSS_29
VSS_30
VSS_31
VSS_32
VSS_33
VSS_34
VSS_35
VSS_36
VSS_37
VSS_38
VSS_39
VSS_40
VSS_41
VSS_42
VSS_43
VSS_44
VSS_45
VSS_46
VSS_47
VSS_48
VSS_49
VSS_50
PCIE_CK_VSS_9
PCIE_CK_VSS_10
PCIE_CK_VSS_11
PCIE_CK_VSS_12
PCIE_CK_VSS_13
PCIE_CK_VSS_14
PCIE_CK_VSS_15
PCIE_CK_VSS_16
PCIE_CK_VSS_17
PCIE_CK_VSS_18
PCIE_CK_VSS_19
PCIE_CK_VSS_20
PCIE_CK_VSS_21
AVSSCK
A2
A25
B1
D7
F20
G19
H8
K9
K11
K16
L4
L7
L10
L11
L12
L14
L16
M6
M10
M11
M13
M15
N4
N12
N14
P6
P9
P10
P11
P13
P15
R1
R2
R4
R9
R10
R12
R14
T11
T12
T14
U4
U14
V6
Y21
AB1
AB19
AB25
AE1
AE24
P23
R16
R19
T17
U18
U20
V18
V20
V21
W19
W22
W24
W25
L17
AVDDCK_3D3V
C454
C454
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
AVDDK_1D2V
C457
C457
SCD1U10V2KX-4GP
A A
5
4
SCD1U10V2KX-4GP
3
20mil Width
1 2
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
SC1U10V2KX-1GP
SC1U10V2KX-1GP
1 2
C453
C453
20mil Width
1 2
C459
C459
R149
R149
0R0603-PAD
0R0603-PAD
R152
R152
1 2
0R0603-PAD
0R0603-PAD
3D3V_S0
1 2
1D2V_S0
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
2
Date: Sheet of
Taipei Hsien 221, Taiwan, R.O.C.
SB700 (4 of 5)
SB700 (4 of 5)
SB700 (4 of 5)
SJM50-PU
SJM50-PU
SJM50-PU
1
SB
SB
14 56 Tuesday, December 16, 2008
of
14 56 Tuesday, December 16, 2008
of
14 56 Tuesday, December 16, 2008
SB
A
B
C
D
E
http://hobi-elektronika.net
Delete DY Parts
REQUIRED STRAPS
4 4
TP53 TP53
1
TP58 TP58
1
3 3
REQUIRED SYSTEM STRAPS
TP57 TP57
1
3D3V_S5
PCI_CLK2 11
PCI_CLK3 11
CLK_PCI4 11
CLK_PCI_LOM 11
PCLK_FWH 11,33
PCLK_KBC 11,32
RTC_CLK 11
ACZ_RST#_R 12
SB_GPO17 12
R431 10KR2J-3-GP R431 10KR2J-3-GP
1
2 3
RN63
RN63
SRN10KJ-5-GP
SRN10KJ-5-GP
4
2 2
PULL
HIGH
PCI_CLK2
WatchDOG
(NB_PWRGD)
ENABLED
PCI_CLK3
USE
DEBUG
STRAPS
CLK_PCI_LOM
CLK_PCI4
RESERVED
PULL
LOW
WatchDog
(NB_PWRGD)
DISABLED
DEFAULT
IGNORE
DEBUG
STRAPS
DEFAULT
1
2 3
RN61
RN61
SRN10KJ-5-GP
SRN10KJ-5-GP
4
PCLK_FWH
IMC
ENABLED
IMC
DISABLED
DEFAULT
CLKGEN
ENABLED
(Use Internal)
CLKGEN
DISABLED
(Use External)
DEFAULT
RTCCLK PCLK_KBC
INTERNAL
RTC
DEFAULT
EXT. RTC
(PD on X1,
apply
32KHz to
RTC_CLK)
1 2
AZ_RST#
ENABLE PCI
ROM BOOT
DISABLE PCI
ROM BOOT
DEFAULT
NOTE: SB700 HAS INTERNAL 15K PULL UP RESISTOR FOR RTCCLK
1 1
A
B
1
2 3
RN43
RN43
SRN2K2J-1-GP
SRN2K2J-1-GP
4
SB_GPO17 , SB_GPO16
ROM TYPE:
H, H = Reserved
H, L = SPI ROM
DEFAULT
L, H = LPC ROM
L, L = FWH ROM
C
SB_GPO16 12
DEBUG STRAPS
TP151 TP151
1
TP54 TP54
TP61 TP61
TP148 TP148
TP60 TP60
TP137 TP137
TP136 TP136
TP115 TP115
PCI_AD28
USE
PULL
LONG
HIGH
RESET
(DEFAULT) (DEFAULT) (DEFAULT) (DEFAULT) (DEFAULT) (DEFAULT)
USE
PULL
SHORT
LOW
RESET
USE PCI
PLL
BYPASS
PCI PLL
PCI_AD26 PCI_AD27
USE ACPI
BCLK
BYPASS
ACPI
BCLK
Note: SB700 has 15K internal PU FOR PCI_AD[30:23]
D
PCI_AD23 11
1
PCI_AD24 11
1
PCI_AD25 11
1
PCI_AD26 11
1
PCI_AD27 11
1
PCI_AD28 11
1
PCI_AD29 11
1
PCI_AD30 11
PCI_AD25 PCI_AD23
USE IDE
PLL
BYPASS IDE
PLL
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet of
Date: Sheet of
Date: Sheet
PCI_AD24
USE DEFAULT
PCIE STRAPS
USE EEPROM
PCIE STRAPS
SB700 (5 of 5)
SB700 (5 of 5)
SB700 (5 of 5)
Reserved
Reserved
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
SJM50-PU
SJM50-PU
SJM50-PU
PCI_AD30
PCI_AD29
Reserved
SB
SB
SB
of
15 56 Tuesday, December 23, 2008
15 56 Tuesday, December 23, 2008
15 56 Tuesday, December 23, 2008
E
A
B
C
D
E
http://hobi-elektronika.net
DDR2 SOCKET_2
4 4
DIMM2
DIMM2
MEM_MB_ADD0 5
MEM_MB_ADD1 5
MEM_MB_ADD2 5
MEM_MB_ADD3 5
MEM_MB_ADD4 5
MEM_MB_ADD5 5
MEM_MB_ADD6 5
MEM_MB_ADD7 5
MEM_MB_ADD8 5
MEM_MB_ADD9 5
MEM_MB_ADD10 5
MEM_MB_ADD11 5
MEM_MB_ADD12 5
MEM_MB_ADD13 5
MEM_MB_ADD14 5
MEM_MB_ADD15 5
MEM_MB_BANK2 5
MEM_MB_BANK0 5
MEM_MB_BANK1 5
MEM_MB_DATA0 5
MEM_MB_DATA1 5
MEM_MB_DATA2 5
MEM_MB_DATA3 5
MEM_MB_DATA4 5
MEM_MB_DATA5 5
MEM_MB_DATA6 5
MEM_MB_DATA7 5
MEM_MB_DATA8 5
MEM_MB_DATA9 5
MEM_MB_DATA10 5
MEM_MB_DATA11 5
3 3
2 2
VREF_DDR_MEM
1 1
MEM_MB_DATA12 5
MEM_MB_DATA13 5
MEM_MB_DATA14 5
MEM_MB_DATA15 5
MEM_MB_DATA16 5
MEM_MB_DATA17 5
MEM_MB_DATA18 5
MEM_MB_DATA19 5
MEM_MB_DATA20 5
MEM_MB_DATA21 5
MEM_MB_DATA22 5
MEM_MB_DATA23 5
MEM_MB_DATA24 5
MEM_MB_DATA25 5
MEM_MB_DATA26 5
MEM_MB_DATA27 5
MEM_MB_DATA28 5
MEM_MB_DATA29 5
MEM_MB_DATA30 5
MEM_MB_DATA31 5
MEM_MB_DATA32 5
MEM_MB_DATA33 5
MEM_MB_DATA34 5
MEM_MB_DATA35 5
MEM_MB_DATA36 5
MEM_MB_DATA37 5
MEM_MB_DATA38 5
MEM_MB_DATA39 5
MEM_MB_DATA40 5
MEM_MB_DATA41 5
MEM_MB_DATA42 5
MEM_MB_DATA43 5
MEM_MB_DATA44 5
MEM_MB_DATA45 5
MEM_MB_DATA46 5
MEM_MB_DATA47 5
MEM_MB_DATA48 5
MEM_MB_DATA49 5
MEM_MB_DATA50 5
MEM_MB_DATA51 5
MEM_MB_DATA52 5
MEM_MB_DATA53 5
MEM_MB_DATA54 5
MEM_MB_DATA55 5
MEM_MB_DATA56 5
MEM_MB_DATA57 5
MEM_MB_DATA58 5
MEM_MB_DATA59 5
MEM_MB_DATA60 5
MEM_MB_DATA61 5
MEM_MB_DATA62 5
MEM_MB_DATA63 5
MEM_MB_DQS0_N 5
MEM_MB_DQS1_N 5
MEM_MB_DQS2_N 5
MEM_MB_DQS3_N 5
MEM_MB_DQS4_N 5
MEM_MB_DQS5_N 5
MEM_MB_DQS6_N 5
MEM_MB_DQS7_N 5
MEM_MB_DQS0_P 5
MEM_MB_DQS1_P 5
MEM_MB_DQS2_P 5
MEM_MB_DQS3_P 5
MEM_MB_DQS4_P 5
MEM_MB_DQS5_P 5
MEM_MB_DQS6_P 5
MEM_MB_DQS7_P 5
MEM_MB0_ODT0 5
MEM_MB0_ODT1 5
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SCD1U10V2KX-4GP
1 2
C346
C346
DY
DY
A
SCD1U10V2KX-4GP
1 2
1 2
C340
C340
C343
C343
Place C2.2uF and 0.1uF <
500mils from DDR connector
102
A0
101
A1
100
A2
99
A3
98
A4
97
A5
94
A6
92
A7
93
A8
91
A9
105
A10/AP
90
A11
89
A12
116
A13
86
A14
84
A15
85
A16/BA2
107
BA0
106
BA1
5
DQ0
7
DQ1
17
DQ2
19
DQ3
4
DQ4
6
DQ5
14
DQ6
16
DQ7
23
DQ8
25
DQ9
35
DQ10
37
DQ11
20
DQ12
22
DQ13
36
DQ14
38
DQ15
43
DQ16
45
DQ17
55
DQ18
57
DQ19
44
DQ20
46
DQ21
56
DQ22
58
DQ23
61
DQ24
63
DQ25
73
DQ26
75
DQ27
62
DQ28
64
DQ29
74
DQ30
76
DQ31
123
DQ32
125
DQ33
135
DQ34
137
DQ35
124
DQ36
126
DQ37
134
DQ38
136
DQ39
141
DQ40
143
DQ41
151
DQ42
153
DQ43
140
DQ44
142
DQ45
152
DQ46
154
DQ47
157
DQ48
159
DQ49
173
DQ50
175
DQ51
158
DQ52
160
DQ53
174
DQ54
176
DQ55
179
DQ56
181
DQ57
189
DQ58
191
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
11
DQS0#
29
DQS1#
49
DQS2#
68
DQS3#
129
DQS4#
146
DQS5#
167
DQS6#
186
DQS7#
13
DQS0
31
DQS1
51
DQS2
70
DQS3
131
DQS4
148
DQS5
169
DQS6
188
DQS7
114
OTD0
119
OTD1
1
VREF
2
VSS
202
GND
MH1
MH1
DDR2-200P-23-GP-U1
DDR2-200P-23-GP-U1
62.10017.A71
62.10017.A71
62.10017.B51
62.10017.B51
9.2 mm
B
108
RAS#
109
WE#
113
CAS#
110
CS0#
115
CS1#
79
CKE0
80
CKE1
30
CK0
32
CK0#
164
CK1
166
CK1#
10
DM0
26
DM1
52
DM2
67
DM3
130
DM4
147
DM5
170
DM6
185
DM7
195
SDA
197
SCL
199
VDDSPD
DIMM2_SA0
198
SA0
200
SA1
50
NC#50
69
NC#69
83
NC#83
120
NC#120
163
NC#163/TEST
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
REVERSE TYPE
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
GND
MH2
1D8V_S3
81
82
87
88
95
96
103
104
111
112
117
118
3
8
9
12
15
18
21
24
27
28
33
34
39
40
41
42
47
48
53
54
59
60
65
66
71
72
77
78
121
122
127
128
132
133
138
139
144
145
149
150
155
156
161
162
165
168
171
172
177
178
183
184
187
190
193
196
201
MH2
R56
R56
1 2
(A1)
MEM_MB_RAS# 5
MEM_MB_WE# 5
MEM_MB_CAS# 5
MEM_MB0_CS#0 5
MEM_MB0_CS#1 5
MEM_MB_CKE0 5
MEM_MB_CKE1 5
MEM_MB_CLK0_P 5
MEM_MB_CLK0_N 5
MEM_MB_CLK1_P 5
MEM_MB_CLK1_N 5
MEM_MB_DM0 5
MEM_MB_DM1 5
MEM_MB_DM2 5
MEM_MB_DM3 5
MEM_MB_DM4 5
MEM_MB_DM5 5
MEM_MB_DM6 5
MEM_MB_DM7 5
SB_MEM_DAT 3,12,17
SB_MEM_CLK 3,12,17
10KR2J-3-GP
10KR2J-3-GP
PLACE CLOSE TO PROCESSOR
WITHIN 1.5 INCH
MEM_MB_CLK0_P
1 2
C282
C282
SC1D5P50V2CN-1GP
SC1D5P50V2CN-1GP
MEM_MB_CLK0_N
MEM_MB_CLK1_P
1 2
C95
C95
SC1D5P50V2CN-1GP
SC1D5P50V2CN-1GP
MEM_MB_CLK1_N
C
3D3V_S0
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
C68
C68
DY
DY
1D8V_S3
1 2
C562
C562
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
Place these Caps near PARALLEL TERMINATION
0D9V_S3
1 2
C143
C143
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
PARALLEL TERMINATION
Put decap near power(0.9V) and pull-up resistor
0D9V_S3
RN21
RN21
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN33
RN33
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN18
RN18
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN31
RN31
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN25
RN25
1
8
2
7
3
6
1 2
C69
C69
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
4 5
SRN47J-4-GP
SRN47J-4-GP
RN29
RN29
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN24
RN24
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
Do not share the Term resistor between
the DDR addess and Control Signals.
Decoupling Capacitor
Put decap near power(0.9V) and pull-up resistor
0D9V_S3
1 2
1 2
1 2
C184
C184
C150
C150
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C169
C169
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Place these Caps near DM1
1 2
1 2
1 2
C542
C542
C556
C556
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
1 2
C158
C158
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C160
C160
C546
C546
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
C218
C218
1 2
C183
C183
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C188
C188
C203
C203
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C162
C162
C194
C194
C198
C198
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
D
MEM_MB0_ODT1 5
MEM_MB0_CS#1 5
MEM_MB_CAS# 5
MEM_MB_WE# 5
MEM_MB_ADD15 5
MEM_MB_CKE0 5
MEM_MB_BANK2 5
MEM_MB_CKE1 5
MEM_MB_BANK1 5
MEM_MB0_CS#0 5
MEM_MB0_ODT0 5
MEM_MB_ADD13 5
MEM_MB_ADD5 5
MEM_MB_ADD8 5
MEM_MB_ADD9 5
MEM_MB_ADD12 5
MEM_MB_BANK0 5
MEM_MB_ADD10 5
MEM_MB_ADD1 5
MEM_MB_ADD3 5
MEM_MB_ADD14 5
MEM_MB_ADD7 5
MEM_MB_ADD11 5
MEM_MB_ADD6 5
MEM_MB_ADD2 5
MEM_MB_ADD4 5
MEM_MB_ADD0 5
MEM_MB_RAS# 5
1 2
C161
C161
C154
C154
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to 0D9V_S3
1 2
C125
C125
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
Title
Title
Title
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
Date: Sheet
1 2
1 2
C139
C139
C209
C209
SC10P50V2JN-4GP
1D8V_S3
C182
C182
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
SC10P50V2JN-4GP
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
DDR2 Socket_2
DDR2 Socket_2
DDR2 Socket_2
SJM50-PU
SJM50-PU
SJM50-PU
E
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
1 2
SB
SB
SB
of
16 56 Tuesday, December 23, 2008
of
16 56 Tuesday, December 23, 2008
of
16 56 Tuesday, December 23, 2008
A
MEM_MA_ADD0 5
MEM_MA_ADD1 5
MEM_MA_ADD2 5
MEM_MA_ADD3 5
MEM_MA_ADD4 5
MEM_MA_ADD5 5
MEM_MA_ADD6 5
MEM_MA_ADD7 5
MEM_MA_ADD8 5
MEM_MA_ADD9 5
MEM_MA_ADD10 5
MEM_MA_ADD11 5
4 4
3 3
2 2
VREF_DDR_MEM
SC10U6D3V5MX-3GP
SC10U6D3V5MX-3GP
DY
DY
MEM_MA_ADD12 5
MEM_MA_ADD13 5
MEM_MA_ADD14 5
MEM_MA_ADD15 5
MEM_MA_BANK2 5
MEM_MA_BANK0 5
MEM_MA_BANK1 5
MEM_MA_DATA0 5
MEM_MA_DATA1 5
MEM_MA_DATA2 5
MEM_MA_DATA3 5
MEM_MA_DATA4 5
MEM_MA_DATA5 5
MEM_MA_DATA6 5
MEM_MA_DATA7 5
MEM_MA_DATA8 5
MEM_MA_DATA9 5
MEM_MA_DATA10 5
MEM_MA_DATA11 5
MEM_MA_DATA12 5
MEM_MA_DATA13 5
MEM_MA_DATA14 5
MEM_MA_DATA15 5
MEM_MA_DATA16 5
MEM_MA_DATA17 5
MEM_MA_DATA18 5
MEM_MA_DATA19 5
MEM_MA_DATA20 5
MEM_MA_DATA21 5
MEM_MA_DATA22 5
MEM_MA_DATA23 5
MEM_MA_DATA24 5
MEM_MA_DATA25 5
MEM_MA_DATA26 5
MEM_MA_DATA27 5
MEM_MA_DATA28 5
MEM_MA_DATA29 5
MEM_MA_DATA30 5
MEM_MA_DATA31 5
MEM_MA_DATA32 5
MEM_MA_DATA33 5
MEM_MA_DATA34 5
MEM_MA_DATA35 5
MEM_MA_DATA36 5
MEM_MA_DATA37 5
MEM_MA_DATA38 5
MEM_MA_DATA39 5
MEM_MA_DATA40 5
MEM_MA_DATA41 5
MEM_MA_DATA42 5
MEM_MA_DATA43 5
MEM_MA_DATA44 5
MEM_MA_DATA45 5
MEM_MA_DATA46 5
MEM_MA_DATA47 5
MEM_MA_DATA48 5
MEM_MA_DATA49 5
MEM_MA_DATA50 5
MEM_MA_DATA51 5
MEM_MA_DATA52 5
MEM_MA_DATA53 5
MEM_MA_DATA54 5
MEM_MA_DATA55 5
MEM_MA_DATA56 5
MEM_MA_DATA57 5
MEM_MA_DATA58 5
MEM_MA_DATA59 5
MEM_MA_DATA60 5
MEM_MA_DATA61 5
MEM_MA_DATA62 5
MEM_MA_DATA63 5
MEM_MA_DQS0_N 5
MEM_MA_DQS1_N 5
MEM_MA_DQS2_N 5
MEM_MA_DQS3_N 5
MEM_MA_DQS4_N 5
MEM_MA_DQS5_N 5
MEM_MA_DQS6_N 5
MEM_MA_DQS7_N 5
MEM_MA_DQS0_P 5
MEM_MA_DQS1_P 5
MEM_MA_DQS2_P 5
MEM_MA_DQS3_P 5
MEM_MA_DQS4_P 5
MEM_MA_DQS5_P 5
MEM_MA_DQS6_P 5
MEM_MA_DQS7_P 5
MEM_MA0_ODT0 5
MEM_MA0_ODT1 5
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
1 2
C363
C363
C339
C339
Place C2.2uF and 0.1uF <
500mils from DDR connector
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C356
C356
B
http://hobi-elektronika.net
DIMM1
DIMM1
102
A0
101
A1
100
A2
99
A3
98
A4
97
A5
94
A6
92
A7
93
A8
91
A9
105
A10/AP
90
A11
89
A12
116
A13
86
A14
84
A15
85
A16/BA2
107
BA0
106
BA1
5
DQ0
7
DQ1
17
DQ2
19
DQ3
4
DQ4
6
DQ5
14
DQ6
16
DQ7
23
DQ8
25
DQ9
35
DQ10
37
DQ11
20
DQ12
22
DQ13
36
DQ14
38
DQ15
43
DQ16
45
DQ17
55
DQ18
57
DQ19
44
DQ20
46
DQ21
56
DQ22
58
DQ23
61
DQ24
63
DQ25
73
DQ26
75
DQ27
62
DQ28
64
DQ29
74
DQ30
76
DQ31
123
DQ32
125
DQ33
135
DQ34
137
DQ35
124
DQ36
126
DQ37
134
DQ38
136
DQ39
141
DQ40
143
DQ41
151
DQ42
153
DQ43
140
DQ44
142
DQ45
152
DQ46
154
DQ47
157
DQ48
159
DQ49
173
DQ50
175
DQ51
158
DQ52
160
DQ53
174
DQ54
176
DQ55
179
DQ56
181
DQ57
189
DQ58
191
DQ59
180
DQ60
182
DQ61
192
DQ62
194
DQ63
11
/DQS0
29
/DQS1
49
/DQS2
68
/DQS3
129
/DQS4
146
/DQS5
167
/DQS6
186
/DQS7
13
DQS0
31
DQS1
51
DQS2
70
DQS3
131
DQS4
148
DQS5
169
DQS6
188
DQS7
114
ODT0
119
ODT1
1
VREF
2
VSS
202
GND
SKT-SODIMM20022U2GP
SKT-SODIMM20022U2GP
62.10017.691
62.10017.691
62.10017.891
62.10017.891
5.2mm
108
/RAS
109
/WE
113
/CAS
110
/CS0
115
/CS1
79
CKE0
80
CKE1
30
CK0
32
/CK0
164
CK1
166
/CK1
10
DM0
26
DM1
52
DM2
67
DM3
130
DM4
147
DM5
170
DM6
185
DM7
195
SDA
197
SCL
199
VDDSPD
198
SA0
200
SA1
50
NC#50
69
NC#69
NC#83
NC#120
NC#163/TEST
REVERSE TYPE
GND
(A0)
83
120
163
1D8V_S3
81
VDD
82
VDD
87
VDD
88
VDD
95
VDD
96
VDD
103
VDD
104
VDD
111
VDD
112
VDD
117
VDD
118
VDD
3
VSS
8
VSS
9
VSS
12
VSS
15
VSS
18
VSS
21
VSS
24
VSS
27
VSS
28
VSS
33
VSS
34
VSS
39
VSS
40
VSS
41
VSS
42
VSS
47
VSS
48
VSS
53
VSS
54
VSS
59
VSS
60
VSS
65
VSS
66
VSS
71
VSS
72
VSS
77
VSS
78
VSS
121
VSS
122
VSS
127
VSS
128
VSS
132
VSS
133
VSS
138
VSS
139
VSS
144
VSS
145
VSS
149
VSS
150
VSS
155
VSS
156
VSS
161
VSS
162
VSS
165
VSS
168
VSS
171
VSS
172
VSS
177
VSS
178
VSS
183
VSS
184
VSS
187
VSS
190
VSS
193
VSS
196
VSS
201
MEM_MA_RAS# 5
MEM_MA_WE# 5
MEM_MA_CAS# 5
MEM_MA0_CS#0 5
MEM_MA0_CS#1 5
MEM_MA_CKE0 5
MEM_MA_CKE1 5
MEM_MA_CLK0_P 5
MEM_MA_CLK0_N 5
MEM_MA_CLK1_P 5
MEM_MA_CLK1_N 5
MEM_MA_DM0 5
MEM_MA_DM1 5
MEM_MA_DM2 5
MEM_MA_DM3 5
MEM_MA_DM4 5
MEM_MA_DM5 5
MEM_MA_DM6 5
MEM_MA_DM7 5
SB_MEM_DAT 3,12,16
SB_MEM_CLK 3,12,16
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC1D5P50V2CN-1GP
SC1D5P50V2CN-1GP
SC1D5P50V2CN-1GP
SC1D5P50V2CN-1GP
C
3D3V_S0
1 2
1 2
C72
C72
C73
C73
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
DY
DY
PLACE CLOSE TO PROCESSOR
WITHIN 1.5 INCH
MEM_MA_CLK0_P
1 2
C274
C274
MEM_MA_CLK0_N
MEM_MA_CLK1_P
1 2
C97
C97
MEM_MA_CLK1_N
Place these Caps near DM2
0D9V_S3
D
PARALLEL TERMINATION
Put decap near power(0.9V) and pull-up resistor
0D9V_S3
RN32
RN32
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN23
RN23
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN19
RN19
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN30
RN30
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN28
RN28
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN22
RN22
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
RN20
RN20
1
8
2
7
3
6
4 5
SRN47J-4-GP
SRN47J-4-GP
Do not share the Term resistor between
the DDR addess and Control Signals.
Decoupling Capacitor
Put decap near power(0.9V) and pull-up resistor
0D9V_S3
1 2
1 2
C133
C133
C140
C140
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1D8V_S3
1 2
C559
C559
1 2
1 2
C564
C564
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
C540
C540
C551
C551
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
SC2D2U6D3V3KX-GP
1 2
1 2
C206
C206
C149
C149
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C214
C214
C205
C205
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
SCD01U50V2KX-1GP
Place these Caps near PARALLEL TERMINATION
1 2
1 2
C146
C146
1 2
C141
C141
C200
C200
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
1 2
C220
C220
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C196
C196
C165
C165
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
1 2
C128
C128
1 2
C190
C190
SC180P50V2JN-1GP
SC180P50V2JN-1GP
1 2
C199
C199
MEM_MA_CKE0 5
MEM_MA_BANK2 5
MEM_MA_CKE1 5
MEM_MA_ADD15 5
MEM_MA_ADD2 5
MEM_MA_ADD4 5
MEM_MA_ADD0 5
MEM_MA_BANK1 5
MEM_MA0_CS#0 5
MEM_MA_RAS# 5
MEM_MA0_ODT0 5
MEM_MA_ADD13 5
MEM_MA_ADD5 5
MEM_MA_ADD8 5
MEM_MA_ADD9 5
MEM_MA_ADD12 5
MEM_MA_ADD14 5
MEM_MA_ADD11 5
MEM_MA_ADD7 5
MEM_MA_ADD6 5
MEM_MA_ADD10 5
MEM_MA_BANK0 5
MEM_MA_ADD3 5
MEM_MA_ADD1 5
MEM_MA0_CS#1 5
MEM_MA0_ODT1 5
MEM_MA_WE# 5
MEM_MA_CAS# 5
1 2
C213
C213
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
SC1KP50V2KX-1GP
1 2
C216
C216
SC180P50V2JN-1GP
SC180P50V2JN-1GP
1 2
C187
C187
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
E
1 2
C151
C151
SC10P50V2JN-4GP
SC10P50V2JN-4GP
Layout Note:
Place one cap close to every 2 pullup
resistors terminated to 0D9V_S3
1D8V_S3
1 2
C167
C167
SCD1U16V2ZY-2GP
SCD1U16V2ZY-2GP
DDR_VREF
1D8V_S3
1 1
LAYOUT: Locate close to DIMM
A
B
RN38
RN38
1
2 3
SRN1KJ-7-GP
SRN1KJ-7-GP
VREF_DDR_MEM
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
1 2
C361
C361
4
SC1KP50V2KX-1GP
SCD1U10V2KX-4GP
SCD1U10V2KX-4GP
SC1KP50V2KX-1GP
1 2
1 2
C338
C338
C328
C328
Wistron Corporation
Wistron Corporation
Wistron Corporation
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
21F, 88, Sec.1, Hsin Tai Wu Rd., Hsichih,
Taipei Hsien 221, Taiwan, R.O.C.
Taipei Hsien 221, Taiwan, R.O.C.
Title
Title
Title
DDR2 Socket_1
DDR2 Socket_1
DDR2 Socket_1
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
Date: Sheet
Date: Sheet
C
D
Date: Sheet
Taipei Hsien 221, Taiwan, R.O.C.
SJM50-PU
SJM50-PU
SJM50-PU
E
SB
SB
SB
of
17 56 Tuesday, December 23, 2008
of
17 56 Tuesday, December 23, 2008
of
17 56 Tuesday, December 23, 2008