G52087-0 Rev. 1.3
VITESSE
VSC8101/8102 AC Characteristics
(Over recommended operating range
Notes: (1) The part is designed to operate at 155.52 MHz. A reference clock with frequency variation of +/- 50 ppm or better is rec-
ommended. Consult the factory for applications other than this frequency.
(2) With minimum 50% Input Data Eye opening at 155.52 Mb/s.
. (3) With a jitter-free data input and minimum transition density of 50%.
Parameter Description Min Typ Max Units
t
CLK
REFCK+/- Input Clock period
(1)
— 6.43 — ns
t
DCYC
SDAT +/- Input data period
t
CLK
-
30 ppm
—
t
CLK
+
30 ppm
f
DC
SDAT+/- Input Rate Difference with respect to
REFCK+/-
-30 — +30 ppm
t
CDC
REFCK+/- Duty Cycle 40 — 60 %
t
DH
Recovered Data hold time from falling edge of
Recovered Clock
(2)
2.5 — 3.9 ns
t
DS
Recovered Data setup time to falling edge of
Recovered Clock
(2)
2.5 — 3.9 ns
t
RCH
RCLK+/- Recovered Clock Output High Pulse Width 2.6 — — ns
t
RCL
RCLK+/- Recovered Clock Output Low Pulse Width 2.6 — — ns
t
RCYC
RCLK+/- Recovered Clock Period 6.0 — 6.8 ns
t
DJA
SDAT+/- Input Jitter Accommodation (DC to 20 MHz)
Peak-to-peak
— — 3.2 ns
t
LA
Lock Acquisition Time
(3)
— — 5.0 s
f
BW
Loop Bandwidth:
a) at FILTER0 = Lo
b) at FILTER0 = Hi
— — 150
10
KHz
t
RCJ
RCLK+/- Recovered Clock Jitter -400 400 ps
t
PD
Propagation Delay from SDATA+/- Input to RDAT+/Output
— — TBD ps
t
Cr
,
t
Cf
REFCK+/- Input rise and fall time, 20% to 80% — — 1.2 ns
t
SDr
,
t
SDf
SDATA+/- Input rise and fall time, 20% to 80% — — 1.2 ns
t
RCr
,
t
RCf
RCLK+/- Recovered Clock Output rise and fall time,
20% to 80%
300 — 800 ps
t
RDr
,
t
RDf
RDAT+/- Recovered Data Output rise and fall time,
20% to 80%
300 — 800 ps