3. IF PART (TDA9886) .................................................................................................................................1
4. MULTI STANDARD SOUND PROCESSOR............................................................................................ 2
12.1.1. General Description................................................................................................................. 5
12.1.2. Features .................................................................................................................................... 5
12.2.1. General Description................................................................................................................. 6
12.2.2. Features .................................................................................................................................... 6
12.3.1. Features .................................................................................................................................... 7
12.4.1. Features .................................................................................................................................... 8
12.4.2. General Description................................................................................................................. 8
12.4.3. Pin Connections and Short Descriptions.............................................................................. 8
12.10.1. General Description............................................................................................................... 13
12.10.2. Features .................................................................................................................................. 13
12.15.2. Features ................................................................................................................................... 20
12.17.1. General Description .................................................................................................................22
12.17.2. Features ................................................................................................................................... 23
12.19.1. General Description .................................................................................................................23
12.19.2. Features ................................................................................................................................... 23
12.20.1. General Description .................................................................................................................27
12.20.2. Features ................................................................................................................................... 27
12.21.1. General Description .................................................................................................................32
12.21.2. Features ................................................................................................................................... 33
12.23.1. General Description .................................................................................................................34
12.23.2. Features ................................................................................................................................... 34
12.24.1. General Description .................................................................................................................35
12.24.2. Features ................................................................................................................................... 35
12.25.1. General Description .................................................................................................................36
12.25.2. Features ................................................................................................................................... 36
12.26.1. General Description .................................................................................................................37
12.26.2. Features ................................................................................................................................... 37
12.27. SDRAM 4M x 16 (MT48LC4M16A2TG-75)..................................................................................... 37
12.27.1. General Description .................................................................................................................37
12.27.2. Features ................................................................................................................................... 38
12.28.2. FEATURES SUMMARY........................................................................................................... 40
13. SERVICE MENU SETTINGS ................................................................................................................. 41
13.1. display menu ...................................................................................................................................41
13.2. calibration menu ..............................................................................................................................43
Features ...................................................................................................................................17
ii
32” TFT TV Service Manual 26/07/2005
1. INTRODUCTION
32” TFT TV is a progressive TV control system with built-in de-interlacer and scaler. It uses a
1366*768 panel with 16:9 aspect ratio.The TV is capable of operation in PAL, SECAM, NTSC
(playback) colour standards and multiple transmission standards as B/G, D/K, I/I’, and L/L’ including
German and NICAM stereo. Sound system output is supplying 2x8W (10%THD) for stereo 8
speakers. The chassis is equipped with many inputs and outputs allowing it to be used as a center of a
media system.
It supports following peripherals:
2 SCART’s with all of them supporting full SCART features including RGB input
1 AV input. (CVBS+ Stereo Audio)
1 SVHS iput
1 Stereo Headphone output
1 D-Sub 15 PC input
1 DVI input (Optional)
1 Audio line out
1 Stereo audio input for PC/DVI
Other features include, 10 pg Teletext, Picture-In-Picture (PIP) , Picture-And-Picture (PAP) , PictureAnd-Text (PAT).
2. TUNER
The tuners used in the design are combined VHF, UHF tuners suitable for CCIR systems B/G, H, L, L’,
I/I’, and D/K. The tuning is available through the digitally controlled I
2
C bus (PLL). Below you will find
info on one of the Tuners in use.
General description of UV1316:
The UV1316 tuner belongs to the UV 1300 family of tuners, which are designed to meet a wide range of
applications. It is a combined VHF, UHF tuner suitable for CCIR systems B/G, H, L, L’, I and I’. The low
IF output impedance has been designed for direct drive of a wide variety of SAW filters with sufficient
suppression of triple transient.
Features of UV1316:
1. Member of the UV1300 family small sized UHF/VHF tuners
2. Systems CCIR: B/G, H, L, L’, I and I’; OIRT: D/K
3. Digitally controlled (PLL) tuning via I
2
C-bus
4. Off-air channels, S-cable channels and Hyperband
5. World standardised mechanical dimensions and world standard pinning
6. Compact size
7. Complies to “CENELEC EN55020” and “EN55013”
Pinning:
1. Gain control voltage (AGC) : 4.0V, Max: 4.5V
2. Tuning voltage
3. I²C-bus address select : Max: 5.5V
4. I²C-bus serial clock : Min:-0.3V, Max: 5.5V
5. I²C-bus serial data : Min:-0.3V, Max: 5.5V
6. Not connected
7. PLL supply voltage : 5.0V, Min: 4.75V, Max: 5.5V
8. ADC input
9. Tuner supply voltage : 33V, Min: 30V, Max: 35V
10. Symmetrical IF output 1
11. Symmetrical IF output 2
3. IF PART (TDA9886)
The TDA9886 is an alignment-free multistandard (PAL, SECAM and NTSC) vision and sound IF signal PLL
Both devices can be used for TV, VTR, PC and set-top box applications.
The following figure shows the simplified block diagram of the integrated circuit.
The integrated circuit comprises the following functional blocks:
1
32” TFT TV Service Manual 26/07/2005
VIF amplifier, Tuner and VIF-AGC, VIF-AGC detector, Frequency Phase-Locked Loop (FPLL) detector, VCO
and divider, Digital acquisition help and AFC, Video demodulator and amplifier, Sound carrier trap, SIF
amplifier, SIF-AGC detector, Single reference QSS mixer, AM demodulator, FM demodulator and acquisition
help, Audio amplifier and mute time constant,
voltage stabilizer.
I²C-bus transceivers and MAD (module address), Internal
4. MULTI STANDARD SOUND PROCESSOR
The MSP34x1G family of single-chip Multistandard Sound Processors covers the sound processing of
all analog TV-Standards worldwide, as well as the NICAM digital sound standards. The full TV sound
processing, starting with analog sound IF signal-in, down to processed analog AF-out, is performed on
a single chip.
These TV sound processing ICs include versions for processing the multichannel television sound
(MTS) signal conforming to the standard recommended by the Broadcast Television Systems
Committee (BTSC). The DBX noise reduction, or alternatively, Micronas Noise Reduction (MNR) is
performed alignment free. Other processed standards are the Japanese FM-FM multiplex standard
(EIA-J) and the FM Stereo Radio standard.
Current ICs have to perform adjustment procedures in order to achieve good stereo separation for
BTSC and EIA-J. The MSP34x1G has optimum stereo performance without any adjustments.
5. 4.VIDEO SWITCH TEA6415
In case of three or more external sources are used, the video switch IC TEA6415 is used. The main
function of this device is to switch 8 video-input sources on the 6 outputs.
Each output can be switched on only one of each input. On each input an alignment of the lowest level
of the signal is made (bottom of sync. top for CVBS or black level for RGB signals).
Each nominal gain between any input and output is 6.5dB.For D2MAC or Chroma signal the alignment
is switched off by forcing, with an external resistor bridge, 5VDC on the input. Each input can be used
as a normal input or as a MAC or Chroma input (with external Resistor Bridge). All the switching
possibilities are changed through the BUS. Driving 75ohm load needs an external resistor. It is possible
to have the same input connected to several outputs.
6. AUDIO AMPLIFIER STAGE WITH TPA3002D2
The TPA3002D2 is a 9-W (per channel) efficient, Class-D audio amplifier for driving bridged-tied stereo
speakers. The TPA3002D2 can drive stereo speakersas low as 8 &. The high efficiency of the
TPA3002D2 eliminates the need for external heatsinks when playing music.
2
32” TFT TV Service Manual 26/07/2005
7. MAIN POWER SUPPLY (SMPS) AND POWER INTERFACE BOARD
The DC voltages required at various parts of the chassis and inverters are provided by an main power
supply unit and power interface board. The main power supply unit is designed for 24V and 12V DC
supply. Power interface board generates +12V for audio amplifier, 5V and 3.3V stand by voltage and
8V, 12V, 5V and 3V3 supplies for other different parts of the chassis.
An optocoupler is used to control the regulation of line voltage and stand-by power consumption. There
is a regulation circuit in secondary side. During the switch on period of the transistor, energy is stored in
the transformer. During the switch off period energy is fed to the load via secondary winding. By varying
switch-on time of the power transistor, it controls each portion of energy transferred to the second side
such that the output voltage remains nearly independent of load variations.
8. MICROCONTROLLER
The microprocessor is embedded inside PW181 chip which also handles scaling, frame rate conversion
and OSD generation. The on-chip 16-bit microprocessor is a Turbo x86-compatible processor core with
on-chip peripherals (timers, interrupt controller, 2-wire serial master/slave interface, UART, I/O ports,
and more). Special peripherals such as Infrared (IR) pulse decoders and a digital pulse width modulator
(PWM) are also included. There are two independent 2-wire serial master/slave interface modules that
can be multiplexed to control up to five 2-wire serial ports. The slave 2-wire interface is designed for
HDCP use only (and requires the use of HDCP Image Processors). On-chip RAM of up to 64 Kbytes is
available. A complete microprocessor system can be implemented simply by adding external ROM. The
on-chip processor can be disabled to allow external processor control of all internal functions.
9. SERIAL ACCESS CMOS 4K x 8 (32K bit) EEPROM 24C32A
The Microchip Technology Inc. 24C32A is a 4K x 8 (32K bit) Serial Electrically Erasable PROM. It has
been developed for advanced, low power applications such as personal communications or data
acquisition. The 24C32A also has a page-write capability of up to 32 bytes of data. The 24C32A is
capable of both random and sequential reads up to the 32K boundary. Functional address lines allow
up to eight 24C32A devices on the same bus, for up to 256K bits address space. Advanced CMOS
technology and broad voltage range make this device ideal for low-power/low-voltage, non-volatile code
and data applications.
10. CLASS AB STEREO HEADPHONE DRIVER TDA1308
The TDA1308 is an integrated class AB stereo headphone driver contained in a DIP8 plastic package.
The device is fabricated in a 1 mm CMOS process and has been primarily developed for portable digital
audio applications.
11. SAW FILTERS
K9656M:
Standard:
• B/G
• D/K
• I
• L/L’
Features
• TV IF audio filter with two channels
• Channel 1 (L’) with one pass band for sound carriers at 40,40 MHz (L’) and 39,75 MHz (L’- NICAM)
• Channel 2 (B/G,D/K,L,I) with one pass band for sound carriers between 32,35 MHz and 33,40 MHz
The TDA9885 is an alignment-free single standard (without positive modulation) vision and sound IF signal
PLL.
12.1.2. Features
•
5 V supply voltage
• Gain controlled wide-band Vision Intermediate Frequency (VIF) amplifier (AC-coupled)
• Multistandard true synchronous demodulation with active carrier regeneration (very linear demodulation,
good intermodulation figures, reduced harmonics, excellent pulse response)
• Gated phase detector for L/L accent standard
• Fully integrated VIF Voltage Controlled Oscillator (VCO), alignment-free; frequencies switchable for all
negative and positive modulated standards via I
• Digital acquisition help, VIF frequencies of 33.4, 33.9, 38.0, 38.9, 45.75 and 58.75 MHz
• 4 MHz reference frequency input [signal from Phase-Locked Loop (PLL) tuning system] or operating as
crystal oscillator
• VIF Automatic Gain Control (AGC) detector for gain control, operating as peak sync detector for negative
modulated signals and as a peak white detector for positive modulated signals
• Precise fully digital Automatic Frequency Control (AFC) detector with 4-bit digital-to-analog converter; AFC
bits via I
• TakeOver Point (TOP) adjustable via I
2
C -bus readable
2
C-bus or alternatively with potentiometer
• Fully integrated sound carrier trap for 4.5, 5.5, 6.0 and 6.5 MHz, controlled by FM-PLL oscillator
• Sound IF (SIF) input for single reference Quasi Split Sound (QSS) mode (PLL controlled)
• SIF AGC for gain controlled SIF amplifier; single reference QSS mixer able to operate in high performance
single reference QSS mode and in intercarrier mode, switchable via I
• AM demodulator without extra reference circuit
• Alignment-free selective FM-PLL demodulator with high linearity and low noise
2
• I
C-bus control for all functions
2
• I
C-bus transceiver with pin programmable Module Address (MAD).
2
C-bus
2
C-bus
12.1.3. Pinning
SYMBOL PIN DESCRIPTION
VIF1 1
VIF2
OP1
FMPLL
DEEM
AFD
DGND
AUD
TOP
SDA
SCL
SIOMA
n.c.
TAGC
REF
VAGC
CVBS
AGND
VPLL
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
VP 20
AFC
21
VIF differential input 1
VIF differential input 2
output 1 (open-collector)
FM-PLL for loop filter
de-emphasis output for capacitor
AF decoupling input for capacitor
digital ground
audio output
tuner AGC TakeOver Point (TOP)
I2C-bus data input/output
I2C-bus clock input
sound intercarrier output and MAD select
not connected
tuner AGC output
4 MHz crystal or reference input
VIF-AGC for capacitor; note 1
video output
analog ground
VIF-PLL for loop filter
supply voltage (+5 V)
AFC output
The main function of the IC is to switch 8 video input sources on 6 outputs. Each output can be
switched on only one of each input. On each input an alignment of the lowest level of the signal is made
(bottom of synch. top for CVBS or black level for RGB signals). Each nominal gain between any input
and output is 6.5dB. For D2MAC or Chroma signal the alignment is switched off by forcing, with an
external resistor bridge, 5 V
DC on the input. Each input can be used as a normal input or as a MAC or
Chroma input (with external resistor bridge). All the switching possibilities are changed through the
BUS. Driving 75 load needs an external transistor. It is possible to have the same input connected to
several outputs. The starting configuration upon power on (power supply: 0 to 10V) is undetermined. In
this case, 6 words of 16 bits are necessary to determine one configuration. In other case, 1 word of 16
bits is necessary to determine one configuration.
12.2.2. Features
• 20MHz Bandwidth
• Cascadable with another TEA6415C (Internal address can be changed by pin 7 voltage)
• 8 Inputs (CVBS, RGB, MAC, CHROMA,...)
• 6 Outputs
• Possibility of MAC or chroma signal for each input by switching-off the clamp with an external resistor
bridge
• Bus controlled
• 6.5dB gain between any input and output
• 55dB crosstalk at 5mHz
• Fully ESD protected
12.2.3. Pinning
1. Input : Max : 2Vpp, Input Current: 1mA, Max : 3mA
2. Data : Low level : -0.3V Max: 1.5V,
High level : 3.0V Max : Vcc+0.5V
3. Input : Max : 2Vpp, Input Current: 1mA, Max : 3mA
4. Clock : Low level : -0.3V Max: 1.5V,
High level : 3.0V Max : Vcc+0.5V
5. Input : Max : 2Vpp, Input Current: 1mA, Max : 3mA
6. Input : Max : 2Vpp, Input Current: 1mA, Max : 3mA
10. Input : Max : 2Vpp, Input Current: 1mA, Max : 3mA
11. Input : Max : 2Vpp, Input Current: 1mA, Max : 3mA
12. Ground
13. Output : 5.5Vpp, Min : 4.5Vpp
14. Output : 5.5Vpp, Min : 4.5Vpp
15. Output : 5.5Vpp, Min : 4.5Vpp
16. Output : 5.5Vpp, Min : 4.5Vpp
17. Output : 5.5Vpp, Min : 4.5Vpp
18. Output : 5.5Vpp, Min : 4.5Vpp
19. Ground
20. Input : Max : 2Vpp, Input Current : 1mA, Max : 3mA
6
32” TFT TV Service Manual 26/07/2005
12.3.
24C32A
12.3.1. Features
• Voltage operating range: 4.5V to 5.5V
- Maximum write current 3 mA at 5.5V
- Standby current 1 mA typical at 5.0V
• 2-wire serial interface bus, I
2CTM
compatible
• 100 kHz and 400 kHz compatibility
• Self-timed ERASE and WRITE cycles
• Power on/off data protection circuitry
• Hardware write protect
• 1,000,000 Erase/Write cycles guaranteed
• 32-byte page or byte write modes available
• Schmitt trigger filtered inputs for noise suppression
• Output slope control to eliminate ground bounce
• 2 ms typical write cycle time, byte or page
• Up to eight devices may be connected to the same bus for up to 256K bits total memory
• Electrostatic discharge protection > 4000V
• Data retention > 200 years
• 8-pin PDIP and SOIC packages
• Temperature ranges
- Commercial (C): 0°C to 70°C
- Industrial (I): -40°C to +85°C
- Automotive (E): -40°C to +125°C
12.3.2. Description
The Microchip Technology Inc. 24C32A is a 4K x 8 (32K bit) Serial Electrically Erasable PROM. It has
been developed for advanced, low power applications such as personal communications or data
acquisition. The 24C32A also has a page-write capability of up to 32 bytes of data. The 24C32A is
capable of both random and sequential reads up to the 32K boundary. Functional address lines allow
up to eight 24C32A devices on the same bus, for up to 256K bits address space. Advanced CMOS
technology and broad voltage range make this device ideal for low-power/low-voltage, non-volatile code
and data applications. The 24C32A is available in the standard 8-pin plastic DIP and both 150 mil and
200 mil SOIC packaging.
12.3.3. Pin Function table
Name Function
A0, A1, A2 User Configurable Chip Selects
Vss Ground
SDA Serial Address/Data I/O
SCL Serial Clock
WP Write Protect Input
Vcc +4.5V to 5.5V Power Supply
7
32” TFT TV Service Manual 26/07/2005
12.3.4. Functional Descriptions
The 24C32A supports a Bi-directional 2-wire bus and data transmission protocol. A device that sends
data onto the bus is defined as transmitter, and a device receiving data as receiver. The bus must be
controlled by a master device which generates the Serial Clock (SCL), controls the bus access, and
generates the START and STOP conditions, while the 24C32A works as slave. Both master and slave
can operate as transmitter or receiver but the master device determines which mode is activated.
12.4.
SAA5264
12.4.1. Features
The following features apply to both SAA5264 and SAA5265:
• Complete 625 line teletext decoder in one chip reduces printed circuit board area and cost
• Automatic detection of transmitted fastext links or service information (packet 8/30)
• On-Screen Display (OSD) for user interface menus using teletext and dedicated menu icons
• Video Programming System (VPS) decoding
• Wide Screen Signalling (WSS) decoding
• Pan-European, Cyrillic, Greek/Turkish and French/Arabic character sets in each chip
• High-level command interface via I
2
C-bus gives easy control with a low software overhead
• High-level command interface is backward compatible to Stand-Alone Fastext And Remote Interface
(SAFARI)
• 625 and 525 line display
• RGB interface to standard colour decoder ICs, current source
• Versatile 8-bit open-drain Input/Output (I/O) expander, 5 V tolerant
• Single 12 MHz crystal oscillator
• 3.3 V supply voltage.
SAA5264 features
• Automatic detection of transmitted pages to be selected by page up and page down
• 8 Page fastext decoder
• Table Of Pages (TOP) decoder with Basic Top Table (BTT) and Additional Information Tables (AITs)
• 4 Page user-defined list mode.
12.4.2. General Description
The SAA5264 is a single-chip ten page 625-line World System Teletext decoder with a high-level
command interface, and is SAFARI compatible.
The device is designed to minimize the overall system cost, due to the high-level command interface
offering the benefit of a low software overhead in the TV microcontroller.
The SAA5264 has the following functionality:
• 10 page teletext decoder with OSD, Fastext, TOP, default and list acquisition modes
• Automatic channel installation support
• Closed caption acquisition and display
• Violence Chip (VChip) support.
12.4.3. Pin Connections and Short Descriptions
SYMBOL PIN TYPE DESCRIPTION
Port 2: 8-bit programmable bidirectional port with alternative functions
Port 3: 8-bit programmable bidirectional port with alternative functions
P3.0/ADC0
P3.1/ADC1
9 I/O
10 I/O
output for 14-bit high precision Pulse Width Modulator (PWM)
outputs for 6-bit PWMs 0 to 6
inputs for the software Analog-to-Digital-Converter (ADC) facility
8
32” TFT TV Service Manual 26/07/2005
P3.2/ADC2
P3.3/ADC3
P3.4/PWM7
V
SSC
11 I/O
12 I/O
30 I/O
13 I/O
output for 6-bit PWM7
core ground
Port 0: 8-bit programmable bidirectional port
SCL(NVRAM)
SDA(NVRAM)
P0.2
P0.3
P0.4
P0.5
14 I
15 I/O
16 I/O
17 I/O
18 I/O
19 I/O
I2C-bus Serial Clock input to Non-Volatile RAM
I2C-bus Serial Data input/output (Non-Volatile RAM)
input/output for general use
input/output for general use
input/output for general use
8 mA current sinking capability for direct drive of Light Emitting
Diodes (LEDs)
P0.6
P0.7
V
22 -
SSA
CVBS0
20 I/O
21 I/O
23 I
input/output for general use
analog ground
Composite Video Baseband Signal (CVBS) input; a positive-going
1V
CVBS1
SYNC_FILTER
24 I
25 I sync-pulse-filter input for CVBS; this pin should be connected to V
(peak-to-peak) input is required; connected via a 100 nF capacitor
via a 100 nF capacitor
IREF
26 I
reference current input for analog circuits; for correct operation a 24
κΩ resistor should be connected to
FRAME
27 O
Frame de-interlace output synchronized with the VSYNC pulse to
produce a non-interlaced display by adjustment of the vertical
deflection circuits
TEST
COR
28 I not available; connect this pin to V
29 O
contrast reduction: open-drain, active LOW output which allows
selective contrast reduction of the TV picture to enhance a mixed
mode display
V
31 -
DDA
B
G
R
VDS
HSYNC
30 I/O
32 O
33 O
34 O
35 O
36 I
P3.4/PWM7 (described above)
analog supply voltage (3.3 V)
Blue colour information pixel rate output
Green colour information pixel rate output
Red colour information pixel rate output
video/data switch push-pull output for pixel rate fast blanking
horizontal sync pulse input: Schmitt triggered for a Transistor
Transistor Level (TTL) version; the polarity of this pulse is
programmable by register bit TXT1.H POLARITY
VSYNC
37 I
vertical sync pulse input; Schmitt triggered for a TTL version; the
polarity of this pulse is programmable by register bit TXT1.V
POLARITY
V
SSP
V
DDC
OSCGND
XTALIN
XTALOUT
RESET
38 -
39 -
40 -*
41 I
42 O
43 I
periphery ground
core supply voltage (+3.3 V)
crystal oscillator ground
12 MHz crystal oscillator input
12 MHz crystal oscillator output
reset input; if this pin is HIGH for at least 2 machine cycles (24
oscillator periods) while the oscillator is running, the device resets;
this pin should be connected to
V
DDP
44 -
periphery supply voltage (+3.3 V)
Port 1: 8-bit programmable bidirectional port
P1.0
P1.1
P1.2
P1.3
SCL
45 I/O
46 I/O
47 I/O
48 I/O
49 I
input/output for general use
input/output for general use
input/output for general use
input/output for general use
I2C-bus Serial Clock input from application
V
SSA
SSA
V
via a capacitor
DDP
SSA
9
32” TFT TV Service Manual 26/07/2005
SDA
P1.4
P1.5
50 I/O
51 I/O
52 I/O
I2C-bus Serial Data input from (application)
input/output for general use
input/output for general use
12.5.
LM317
12.5.1. General Description
The LM117/LM217/LM317 are monolithic integrated circuit in TO-220, ISOWATT220, TO-3 and D
2
PAK packages intended for use as positive adjustable voltage regulators.
They are designed to supply more than 1.5A of load current with an output voltage adjustable over a
1.2 to 37V range.
The nominal output voltage is selected by means of only a resistive divider, making the device
exceptionally easy to use and eliminating the stocking of many fixed regulators.
12.5.2. Features
• Output voltage range : 1.2 To 37V
• Output current In excess of 1.5A
• 0.1% Line and Load Regulation
• Floating Operation for High Voltages
• Complete Series of Protections : Current Limiting, Thermal Shutdown And Soa Control
12.6.
ST24LC21
12.6.1. Description
The ST24LC21 is a 1K bit electrically erasable programmable memory (EEPROM), organized by 8 bits.
This device can operate in two modes: Transmit Only mode and I
the device is in Transmit Only mode with EEPROM data clocked out from the rising edge of the signal
applied on VCLK. The device will switch to the I
2
C bidirectional mode upon the falling edge of the signal
applied on SCL pin. The ST24LC21 can not switch from the I
2
C bidirectional mode. When powered,
2
C bidirectional mode to the Transmit Only
mode (except when the power supply is removed). The device operates with a power supply value as
low as 2.5V. Both Plastic Dual-in-Line and Plastic Small Outline packages are available.
12.6.2. Features
• 1 million Erase/Write cycles
• 40 years data retention
• 2.5V To 5.5V single supply voltage
• 400k Hz compatibility over the full range of supply voltage
• Two wire serial interface I
2
C bus compatible
• Page Write (Up To 8 Bytes)
• Byte, random and sequential read modes
• Self timed programming cycle
• Automatic address incrementing
• Enhanced ESD/Latch up
• Performances
10
32” TFT TV Service Manual 26/07/2005
12.6.3. Pin connections
DIP Pin connections CO Pin connections
NC: Not connected
Signal names
SDA Serial data Address Input/Output
SCL Serial Clock (I2C mode)
Vcc Supply voltage
Vss Ground
VCLK Clock transmit only mode
12.7.
TLC7733
12.7.1. Description
The TLC77xx family of micropower supply voltage supervisors are designed for reset control, primarily
in microcomputer and microprocessor systems.
During power-on, RESET is asserted when V
reaches 1 V. After minimum V
DD
(. 2 V) is established,
DD
the circuit monitors SENSE voltage and keeps the reset outputs active as long as SENSE voltage
(V
I(SENSE)
)
remains below the threshold voltage. An internal timer delays return of the output to the inactive state to
ensure proper system reset. The delay time, t
t
= 2.1 x 10 4 x CT
d
, is determined by an external capacitor:
d
where
C
is in farads
T
t
is in seconds
d
The TLC77xx has a fixed SENSE threshold voltage set by an internal voltage divider. When SENSE
voltage drops below the threshold voltage, the outputs become active and stay in that state until
SENSE voltage returns above threshold voltage and the delay time, t
, has expired.
d
In addition to the power-on-reset and undervoltage-supervisor function, the TLC77xx adds power-down
control support for static RAM. When CONTROL is tied to GND, RESET will act as active high. The
voltage monitor contains additional logic intended for control of static memories with battery backup
during power failure. By driving the chip select (CS) of the memory circuit with the RESET output of the
TLC77xx and with the CONTROL driven by the memory bank select signal (CSH1) of the
microprocessor (see Figure 10), the memory circuit is automatically disabled during a power loss. (In
this application the TLC77xx power has to be supplied by the battery.)
The TLC77xxQ is characterized for operation over a temperature range of –40°C to 125°C, and the
TLC77xxI is characterized for operation over a temperature range of –40°C to 85°C.
11
32” TFT TV Service Manual 26/07/2005
12.8.
74LVC257A
12.8.1. Features
Wide supply voltage range of 1.2 to 3.6 V
In accordance with JEDEC standard no. 8-1A
CMOS lower power consumption
Direct interface with TTL levels
Output drive capability 50 _ transmission lines at 85°C
5 Volt tolerant inputs/outputs, for interfacing with 5 Volt logic
12.8.2. Description
The 74LVC257A is a high-performance, low-power, low-voltage, Si-gate CMOS device and superior to
most advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3V or 5.0V devices. In 3-State operation, outputs can handle 5V. This
feature allows the use of these devices as translators in a mixed 3.3V/5V environment.
The 74LVC257A is a quad 2-input multiplexer with 3-state outputs, which select 4 bits of data from two
sources and are controlled by a common data select input (S). The data inputs from source 0 (1l 0 to 4l
0 ) are selected when input S is LOW and the data inputs from source 1 (1l 1 to 4l 1 ) are selected
when S in HIGH. Data appears at the outputs (1Y to 4Y) in true (non-inverting) form from the selected
inputs. The 74LVC257A is the logic implementation of a 4-pole, 2-position switch, where the position of
the switch is determined by the logic levels applied to S. The outputs are forced to a high impedance
OFF-state when OE is HIGH.
12.8.3. Pin Description
PIN NUMBER SYMBOL DESCRIPTION
1 S Common data select input
2, 5, 11, 14
3, 6, 10, 13
• Wave and pulse shapers for highly noisy environments
• Astable multivibrators
• Monostable multivibrators
12.9.3. Description
The 74LVC14A is a high-performance, low power, low-voltage Si-gate CMOS device and superior to
most advanced CMOS compatible TTL families.
Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as
translators in a mixed 3.3 V/5 V environment.
The 74LVC14A provides six inverting buffers with Schmitt-trigger action. It is capable of transforming
slowly changing input signals into sharply defined, jitter-free output signals.
The LM1117 is a series of low dropout voltage regulators with a dropout of 1.2V at 800mA of load
current. It has the same pin-out as National Semiconductor’s industry standard LM317. The LM1117 is
available in an adjustable version, which can set the output voltage from 1.25V to 13.8V with only two
external resistors. In addition, it is also available in five fixed voltages, 1.8V, 2.5V, 2.85V, 3.3V, and 5V.
The LM1117 offers current limiting and thermal shutdown. Its circuit includes a zener trimmed bandgap
reference to as-sure output voltage accuracy to within ±1%. The LM1117 series is available in SOT223, TO-220, and TO-252 D-PAK packages. A minimum of 10µF tantalum capacitor is required at the
output to improve the transient response and stability.
12.10.2. Features
• Available in 1.8V, 2.5V, 2.85V, 3.3V, 5V, and Adjustable Versions
• Space Saving SOT-223 Package
• Current Limiting and Thermal Protection
• Output Current 800mA
• Line Regulation 0.2% (Max)
• Load Regulation 0.4% (Max)
• Temperature Range
— LM1117 0°C to 125°C
— LM1117I -40°C to 125°C
12.10.3. Applications
• 2.85V Model for SCSI-2 Active Termination
• Post Regulator for Switching DC/DC Converter
• High Efficiency Linear Regulators
• Battery Charger
• Battery Powered Instrumentation
12.10.4. Connection Diagrams
13
32” TFT TV Service Manual 26/07/2005
12.11.
IRF7314- IRF7316
Fifth Generation HEXFETs from International Rectifier utilize advanced processing techniques to
achieve extremely low on-resistance per silicon area. This benefit, combined with the fast switching
speed and ruggedized device design that HEXFET Power MOSFETs are well known for, provides the
designer with an extremely efficient and reliable device for use in a wide variety of applications.
The SO-8 has been modified through a customized leadframe for enhanced thermal characteristics and
multiple-die capability making it ideal in a variety of power applications. With these improvements,
multiple devices can be used in an application with dramatically reduced board space. The package is
designed for vapor phase, infra red, or wave soldering techniques.
IRF7314 IRF7316
Absolute Maximum Ratings ( TA = 25°C Unless Otherwise Noted) (IRF7314)
Drain-Source Voltage VDS -20
Gate-Source Voltage VGS ± 12
Continuous Drain Current
Pulsed Drain Current
Continuous Source Current (Diode Conduction) IS -2.5
Maximum Power Dissipation
Single Pulse Avalanche Energy EAS 150 mJ
Avalanche Current
Junction and Storage Temperature Range TJ, TSTG -55 to + 150 °C
12.12.
MC34063A
1.5 A, Step-Up/Down/Inverting Switching Regulators
The MC34063A Series is a monolithic control circuit containing the primary functions required for
DCtoDC converters. These devices consist of an internal temperature compensated reference,
comparator, controlled duty cycle oscillator with an active current limit circuit, driver and high current
output switch. This series was specifically designed to be incorporated in StepDown and StepUp and
VoltageInverting applications with a minimum number of external components. Refer to Application
Notes AN920A/D and AN954/D for additional design information.
Features:
• Operation from 3.0 V to 40 V Input
• Low Standby Current
• Current Limiting
• Output Switch Current to 1.5 A
• Output Voltage Adjustable
• Frequency Operation to 100 kHz
• Precision 2% Reference
• PbFree Packages are Available
15
32” TFT TV Service Manual 26/07/2005
12.13.
LM2576- 52kHz Simple 3A Buck Regulator
General Description
The LM2576 series of monolithic integrated circuits provide all the active functions for a step-down
(buck) switching regulator. Fixed versions are available with a 3.3V, 5V, or 12V
fixed output. Adjustable versions have an output voltage range from 1.23V to 37V. Both versions are
capable of driving a 3A load with excellent line and load regulation. These regulators are simple to use
because they require a minimum number of external components and include internal frequency
compensation and a fixed-frequency oscillator. The LM2576 series offers a high efficiency replacement
for popular three-terminal adjustable linear regulators. It substantially reduces the size of the heat sink,
and in many cases no heat sink is required. A standard series of inductors available from several
different manufacturers are ideal for use with the LM2576 series. This feature greatly simplifies the
design of switch-mode power supplies. The feedback voltage is guaranteed to ±2% tolerance for
adjustable versions, and the output voltage is guaranteed to ±3% for fixed versions, within specified
input voltages and output load conditions. The oscillator frequency is guaranteed to ±10%. External
shutdown is included, featuring less than 200⎧A standby current. The output switch includes cyclebycycle current limiting and thermal shutdown for full protection under fault conditions.
Features
• 3.3V, 5V, 12V, and adjustable output versions
• Voltage over specified line and load conditions:
Fixed version: ±3% max. output voltage
Adjustable version: ±2% max. feedback voltage
• Guaranteed 3A output current
• Wide input voltage range:
4V to 40V
16
32” TFT TV Service Manual 26/07/2005
• Wide output voltage range
1.23V to 37V
• Requires only 4 external components
• 52kHz fixed frequency internal oscillator
• Low power standby mode I
• 80% efficiency (adjustable version typically > 80%)
• Uses readily available standard inductors
• Thermal shutdown and current limit protection
• 100% electrical thermal limit burn-in
Q typically < 200⎧A
Pin Configurations
12.14.
The DS90C385 transmitter converts 28 bits of LVCMOS/LVTTL data into four LVDS (Low Voltage
Differential Signaling) data streams. A phase-locked transmit clock is transmitted in parallel with the
data streams over a fifth LVDS link.
Every cycle of the transmit clock 28 bits of input data are sampled and transmitted. At a transmit clock
frequency of 85 MHz, 24 bits of RGB data and 3 bits of LCD timing and control data (FPLINE,
FPFRAME, DRDY) are transmitted at a rate of 595 Mbps per LVDS data channel. Using an 85 MHz
clock, the data throughput is 297.5 Mbytes/sec. Also available is the DS90C365 that converts 21 bits of
LVCMOS/LVTTL data into three LVDS (Low Voltage Differential Signaling) data streams. Both
transmitters can be programmed for Rising edge strobe or falling edge strobe through a dedicated pin.
A Rising edge or Falling edge strobe transmitter will interoperate with a Falling edge strobe Receiver
(DS90CF386/DS90CF366) without any translation logic.
The DS90C385 is also offered in a 64 ball, 0.8mm fine pitch ball grid array (FBGA) package which
provides a 44 % reduction in PCB footprint compared to the TSSOP package. This chipset is an ideal
means to solve EMI and cable size problems associated with wide, high-speed TTL interfaces.
• 20 to 85 MHz shift clock support
• Best–in–Class Set & Hold Times on TxINPUTs
• Tx power consumption <130 mW (typ) @85MHz Grayscale
• Tx Power-down mode <200µW (max)
• Supports VGA, SVGA, XGA and Dual Pixel SXGA.
• Narrow bus reduces cable size and cost
DS90C385
12.14.1. General Description
12.14.2.
Features
17
32” TFT TV Service Manual 26/07/2005
• Up to 2.38 Gbps throughput
• Up to 297.5 Megabytes/sec bandwidth
• 345 mV (typ) swing LVDS devices for low EMI
• PLL requires no external components
• Compatible with TIA/EIA-644 LVDS standard
• Low profile 56-lead or 48-lead TSSOP package
• DS90C385 also available in a 64 ball, 0.8mm fine pitch ball grid array (FBGA) package
12.14.3.
Pin Description
DS90C385 MTD56 (TSSOP) Package Pin Description-FPD Link Transmitter
Pin Name I/O No. Description
TxIN
TxOUT+
TxOUT-
TxCLKIN
R_FB
TxCLK OUT+
TxCLK OUT-
PWR DOWN
Vcc
GND
PLL Vcc
PLL GND
LVDS Vcc
LVDS GND
I 28
O 4
O 4
I 1
I 1
O 1
O 1
I 1
I 3
I 4
I 1
I 2
I 1
I 3
TTL level input. This includes: 8 Red, 8 Green, 8 Blue, and 4 control lines —FPLINE,
FPFRAME and DRDY (also referred to as HSYNC, VSYNC, Data Enable).
Positive LVDS differentiaI data output.
Negative LVDS differential data output.
TTL Ievel clock input. Pin name TxCLK IN.