Available in 2.5-V, 3-V, 3.3-V, 4.85-V, and 5-V
Fixed-Output and Adjustable Versions
D
Integrated Precision Supply-Voltage
Supervisor Monitoring Regulator Output
Voltage
D
Active-Low Reset Signal with 200-ms Pulse
D OR P PACKAGE
(TOP VIEW)
GND
EN
IN
IN
1
2
3
4
RESET
8
SENSE†/FB
7
OUT
6
5
OUT
Width
D
Very Low Dropout Voltage ...Maximum of
35 mV at IO = 100 mA (TPS7350)
D
Low Quiescent Current – Independent of
Load . . . 340 µA Typ
D
Extremely Low Sleep-State Current,
0.5 µA Max
D
2% Tolerance Over Full Range of Load,
Line, and Temperature for Fixed-Output
Versions
D
Output Current Range of 0 mA to 500 mA
D
TSSOP Package Option Offers Reduced
Component Height For Critical Applications
§
description
The TPS73xx devices are members of a family of
micropower low-dropout (LDO) voltage regulators.
NC – No internal connection
†
SENSE – Fixed voltage options only
(TPS7325, TPS7330, TPS7333, TPS7348, and TPS7350)
‡
FB – Adjustable version only (TPS7301)
PW PACKAGE
GND
GND
GND
NC
NC
EN
NC
IN
IN
IN
(TOP VIEW)
1
20
2
19
3
18
4
17
5
16
6
15
7
14
8
13
9
12
10
11
RESET
NC
NC
‡
FB
NC
SENSE
OUT
OUT
NC
NC
†
They are di ffere ntiate d from the TP S71xx an d TPS72xx LDOs by their integrated delayed microprocessor-reset
function. If the precision delayed reset is not required, the TPS71xx and TPS72xx should be considered.
The D and PW packages are available taped and reeled. Add an R suffix to device type (e.g., TPS7350QDR). The TPS7301Q is programmable
using an external resistor divider (see application information). The chip form is tested at 25°C.
§
The TPS7325 has a tolerance of ±3% over the full temperature range.
¶
The TPS71xx and the TPS72xx are 500-mA and 250-mA output regulators respectively, of fering performance similar to that of the TPS73xx but
without the delayed-reset function. The TPS72xx devices are further differentiated by availability in 8-pin thin-shrink small-outline packages
(TSSOP) for applications requiring minimum package size.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of
Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of Texas Instruments
standard warranty. Production processing does not necessarily include
testing of all parameters.
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
Copyright 1999, Texas Instruments Incorporated
1
TPS7301Q, TPS7325Q, TPS7330Q, TPS7333Q, TPS7348Q, TPS7350Q
LOW-DROPOUT VOLTAGE REGULATORS
WITH INTEGRATED DELAYED RESET FUNCTION
SLVS124F – JUNE 1995 – REVISED JANUARY 1999
description (continued)
The RESET output of the TPS73xx initiates a reset in microcomputer and microprocessor systems in the event
of an undervoltage condition. An internal comparator in the TPS73xx monitors the output voltage of the regulator
to detect an undervoltage condition on the regulated output voltage.
If that occurs, the RESET output (open-drain NMOS) turns on, taking the RESET signal low . RESET stays low
for the duration of the undervoltage condition. Once the undervoltage condition ceases, a 200-ms (typ) time-out
begins. At the completion of the 200-ms delay, RESET
An order of magnitude reduction in dropout voltage and quiescent current over conventional LDO performance
is achieved by replacing the typical pnp pass transistor with a PMOS device.
Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low (maximum of 35 mV
at an output current of 100 mA for the TPS7350) and is directly proportional to the output current (see Figure 1).
Additionally , since the PMOS pass element is a voltage-driven device, the quiescent current is low and remains
constant, independent of output loading (typically 340 µA over the full range of output current, 0 mA to 500 mA).
These two key specifications yield a significant improvement in operating life for battery-powered systems.
The LDO family also features a sleep mode; applying a logic high signal to EN (enable) shuts down the regulator,
reducing the quiescent current to 0.5 µA maximum at TJ = 25°C.
The TPS73xx is offered in 2.5-V , 3-V , 3.3-V , 4.85-V, and 5-V fixed-voltage versions and in an adjustable version
(programmable over the range of 1.2 V to 9.75 V). Output voltage tolerance is specified as a maximum of 2%
over line, load, and temperature ranges (3% for the 2.5 V and the adjustable version). The TPS73xx family is
available in PDIP (8 pin), SO (8 pin) and TSSOP (20 pin) packages. The TSSOP has a maximum height of
These chips, when properly assembled, display characteristics similar to those of the TPS73xxQ. Thermal
compression or ultrasonic bonding may be used on the doped aluminum bonding pads. Chips may be mounted
with conductive epoxy or a gold-silicon preform.
BONDING PAD ASSIGNMENTS
(6)
(7)
80
(2)
(1)
functional block diagram
(5)
92
(4)
(3)
(5)
(3)
IN
(2)
EN
CHIP THICKNESS: 15 TYPICAL
BONDING PADS: 4 × 4 MINIMUM
TJmax = 150°C
TOLERANCES ARE ±10%.
ALL DIMENSIONS ARE IN MILS.
†
SENSE – Fixed voltage options only (TPS7325, TPS7330,
TPS7333, TPS7348, and TPS7350)
‡
FB – Adjustable version only (TPS7301)
NOTE A. For most applications, OUT and SENSE should
be tied together as close as possible to the device;
for other implementations, refer to SENSE-pin
connection discussion in the applications
information section of this data sheet.
TPS73xx
(1)
GND
(6)
(4)
(7)
SENSE
‡
FB
OUT
RESET
†
IN
EN
V
ref
§
For most applications, SENSE should be externally connected to OUT as close as possible to the device. For other implementations, refer to
SENSE-pin connection discussion in applications information section.
¶
Switch positions are shown with EN
¶¶
_
+
+
_
GND
low (active).
Delayed
Reset
¶
RESET
OUT
SENSE§/FB
R1
R2
RESISTOR DIVIDER OPTIONS
DEVICE
TPS7301
TPS7325
TPS7330
TPS7333
TPS7348
TPS7350
NOTE A. Resistors are nominal values only.
0
260
358
420
726
756
COMPONENT COUNT
MOS transistors
Bilpolar transistors
Diodes
Capacitors
Resistors
∞
233
233
233
233
233
UNITR1R2
Ω
kΩ
kΩ
kΩ
kΩ
kΩ
464
41
4
17
76
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
3
TPS7301Q, TPS7325Q, TPS7330Q, TPS7333Q, TPS7348Q, TPS7350Q
LOW-DROPOUT VOLTAGE REGULATORS
WITH INTEGRATED DELAYED RESET FUNCTION
SLVS124F – JUNE 1995 – REVISED JANUARY 1999
timing diagram
V
I
†
V
res
V
res
t
V
O
Threshold
Voltage
RESET
Output
Output
Undefined
†
V
is the minimum input voltage for a valid RESET . The symbol V
res
for semiconductor symbology.
V
IT+
V
200 ms
Delay
IT–
V
IT+
V
IT–
200 ms
Delay
is not currently listed within EIA or JEDEC standards
res
t
Output
Undefined
t
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds 260°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
‡
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and
functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not
implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
§
All voltage values are with respect to network terminal ground.
LOW-DROPOUT VOLTAGE REGULATORS
WITH INTEGRATED DELAYED RESET FUNCTION
SLVS124F – JUNE 1995 – REVISED JANUARY 1999
recommended operating conditions
MINMAXUNIT
TPS7301Q2.4710
TPS7325Q3.110
p
High-level input voltage at EN, V
Low-level input voltage at EN, V
Output current range, I
Operating virtual junction temperature range, T
†
Minimum input voltage defined in the recommended operating conditions is the maximum specified output voltage plus dropout voltage, VDO,
at the maximum specified load range. Since dropout voltage is a function of output current, the usable range can be extended for lighter loads.
To calculate the minimum input voltage for the maximum load current used in a given application, use the following equation:
V
Because the TPS7301 is programmable, r
VDO from r
the recommended input voltage range for the TPS7301.
I(min)
I
O
+
V
DS(on)
)
O(max)
is given in Note 2 in the TPS7301 electrical characteristics table. The minimum value of 2.97 V is the absolute lower limit for
electrical characteristics at IO = 10 mA, EN = 0 V, Co = 4.7 µF (CSR‡ = 1 Ω), SENSE/FB shorted to
OUT (unless otherwise noted)
= 10
I
= V
§
+ 1 V
+1
≤ 10
I
I
= 10
T
J
25°C340400
–40°C to 125°C550
25°C0.010.5
–40°C to 125°C2
25°C1.22
–40°C to 125°C2
25°C0.010.5
–40°C to 125°C1
25°C0.020.5
–40°C to 125°C0.5
°
–
25°C0.5
–40°C to 125°C0.5
25°C–0.50.0010.5
–40°C to 125°C–0.50.5
25°C2.052.5
–40°C to 125°C2.5
25°C11.5
–40°C to 125°C1.9
MINTYPMAX
°
2
2.7
UNIT
µ
µ
µ
µ
µ
PARAMETER
EN ≤ 0.5 V, V
0 mA ≤ IO ≤ 500 mA
p
p
Pass-element leakage current in standby
mode
age curren
Output voltage temperature coefficient–40°C to 125°C6175 ppm/°C
Thermal shutdown junction temperature165°C
y mode
ow (active mode
EN hysteresis voltage25°C50mV
nput curren
I
mum
‡
CSR (compensation series resistance) refers to the total series resistance, including the equivalent series resistance (ESR) of the capacitor, any
series resistance added externally, and PWB trace resistance to Co.
§
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
LOW-DROPOUT VOLTAGE REGULATORS
WITH INTEGRATED DELAYED RESET FUNCTION
SLVS124F – JUNE 1995 – REVISED JANUARY 1999
TPS7301Q electrical characteristics at IO = 10 mA, V
= 3.5 V , EN = 0 V, Co = 4.7 µF (CSR† = 1 Ω), FB
I
shorted to OUT at device leads (unless otherwise noted)
PARAMETER
Reference voltage (measured at FB)
Reference voltage temperature
coefficient
Pass-element series resistance
(See Note 2)
p
p
pp
Output noise-spectral densityf = 120 Hz25°C2
Output noise voltage10 Hz ≤ f ≤ 100 kHz
RESET trip-threshold voltage
RESET hysteresis voltage
p
output low voltage
p
†
CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance
to Co.
‡
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
§
Output voltage programmed to 2.5 V with closed-loop configuration (see application information).
NOTES: 1. When VI < 2.9 V and IO > 150 mA simultaneously, pass element r
dropout voltage prevents the regulator from maintaining the specified tolerance range.
2. To calculate dropout voltage, use equation: VDO = IO
r
DS(on)
5.9 V , which corresponds to dropout conditions for programmed output voltages of 2.5 V, 3 V, 4 V, and 6 V respectively . For other
programmed values, refer to Figure 33.
§
§
is a function of both output current and input voltage. This parametric table lists r
TPS7325Q electrical characteristics at IO = 10 mA, V
= 3.5 V , EN = 0 V, Co = 10 µF (CSR† = 1 Ω), SENSE
I
shorted to OUT (unless otherwise noted)
PARAMETER
p
ropout voltage
p
p
pp
Output noise-spectral densityf = 120 Hz25°C2
Output noise voltage10 Hz ≤ f ≤ 100 kHz
RESET trip-threshold voltage
p
†
CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance
to Co.
‡
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
§
Dropout test and pass-element series resistance test are not production tested. Test method requires SENSE terminal to be disconnected from
output voltage.
3.5 V ≤ VI ≤ 10 V,5 mA ≤ IO ≤ 500 mA–40°C to 125°C2.4252.575
LOW-DROPOUT VOLTAGE REGULATORS
WITH INTEGRATED DELAYED RESET FUNCTION
SLVS124F – JUNE 1995 – REVISED JANUARY 1999
TPS7330Q electrical characteristics at IO = 10 mA, V
= 4 V , EN = 0 V , Co = 4.7 µF (CSR† = 1 Ω), SENSE
I
shorted to OUT (unless otherwise noted)
PARAMETER
p
ropout voltage
p
p
pp
Output noise-spectral densityf = 120 Hz25°C2
Output noise voltage10 Hz ≤ f ≤ 100 kHz
RESET trip-threshold voltage
p
†
CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance
to Co.
‡
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
4 V ≤ VI ≤ 10 V,5 mA ≤ IO ≤ 500 mA–40°C to 125°C2.943.06
TPS7333Q electrical characteristics at IO = 10 mA, V
= 4.3 V, EN = 0 V, Co = 4.7 µF (CSR† = 1 Ω),
I
SENSE shorted to OUT (unless otherwise noted)
PARAMETER
p
ropout voltage
p
p
pp
Output noise-spectral densityf = 120 Hz25°C2
Output noise voltage10 Hz ≤ f ≤ 100 kHz
RESET trip-threshold voltage
RESET hysteresis voltage
p
†
CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance
to Co.
‡
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
4.3 V ≤ VI ≤ 10 V,5 mA ≤ IO ≤ 500 mA–40°C to 125°C3.233.37
RESET trip-threshold voltage
RESET hysteresis voltage
p
†
CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance
to Co.
‡
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
5.85 V ≤ VI ≤ 10 V,5 mA ≤ IO ≤ 500 mA–40°C to 125°C4.754.95
TPS7350Q electrical characteristics at IO = 10 mA, V
= 6 V , EN = 0 V , Co = 4.7 µF (CSR† = 1 Ω), SENSE
I
shorted to OUT (unless otherwise noted)
PARAMETER
p
ropout voltage
p
p
pp
Output noise-spectral densityf = 120 Hz25°C2
Output noise voltage10 Hz ≤ f ≤ 100 kHz
RESET trip-threshold voltage
RESET hysteresis voltage
p
†
CSR refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance
to Co.
‡
Pulse-testing techniques are used to maintain virtual junction temperature as close as possible to ambient temperature; thermal effects must
be taken into account separately.
6 V ≤ VI ≤ 10 V,5 mA ≤ IO ≤ 500 mA–40°C to 125°C4.95.1
= 10 mA,
O
=
O
=
O
(4.88 V – V
IO = 500 mA
=
I
=
O
= 50 µA to
O
=
VO decreasing–40°C to 125°C4.554.75V
O(RESET)
TEST CONDITIONS
,
,
)/I
,V
,
,6 V ≤
,6 V ≤
z
= –1.2 mA,
‡
= 4.88
I
=
I
= 4.88
I
= 4.88 V,
O
I
≤ 10
I
=
O
=
O
Co = 4.7 µF
Co = 10 µF
Co = 100 µF
= 4.25
I
T
J
25°C5
25°C2.96
–40°C to 125°C8
25°C2735
–40°C to 125°C50
25°C146170
–40°C to 125°C230
25°C0.270.35
–40°C to 125°C0.5
25°C425
–40°C to 125°C45
25°C3045
–40°C to 125°C86
25°C4565
–40°C to 125°C140
25°C4353
–40°C to 125°C38
25°C4151
–40°C to 125°C36
25°C430
25°C345
25°C220
25°C28mV
25°C0.150.4
–40°C to 125°C0.4
MINTYPMAX
UNIT
µV/√Hz
µVrms
POST OFFICE BOX 655303 • DALLAS, TEXAS 75265
13
Loading...
+ 30 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.