Texas Instruments SN74LVC00APWR, SN74LVC00AD, SN74LVC00ADBLE, SN74LVC00ADBR, SN74LVC00ADR Datasheet

...
SN54LVC00A, SN74LVC00A
QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SCAS279G – JANUARY 1993 – REVISED JUNE 1998
D
(Enhanced-Performance Implanted
CMOS) Submicron Process
D
ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
D
Latch-Up Performance Exceeds 250 mA Per JESD 17
D
Typical V < 0.8 V at V
D
Typical V > 2 V at V
D
Inputs Accept Voltages to 5.5 V
D
Package Options Include Plastic
(Output Ground Bounce)
OLP
= 3.3 V, TA = 25°C
CC
(Output VOH Undershoot)
OHV
= 3.3 V, TA = 25°C
CC
Small-Outline (D), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and DIPs (J)
description
The SN54LVC00A quadruple 2-input positive­NAND gate is designed for 2.7-V to 3.6-V V operation and the SN74LVC00A quadruple 2-input positive-NAND gate is designed for 1.65-V to 3.6-V V
The ’LVC00A devices perform the Boolean function Y = A
operation.
CC
B or Y = A + B in positive logic.
CC
SN54LVC00A...J OR W PACKAGE
SN74LVC00A. . . D, DB, OR PW PACKAGE
SN54LVC00A. . . FK PACKAGE
1Y
NC
2A
NC
2B
NC – No internal connection
(TOP VIEW)
1A
1
1B
2
1Y
3
2A
4
2B
5
2Y
6
GND
7
(TOP VIEW)
1B1ANC
3212019
4 5 6 7 8
910111213
2Y
GND
NC
14 13 12 11 10
9 8
V
3Y
CC
V 4B 4A 4Y 3B 3A 3Y
4B
18 17 16 15 14
3A
CC
4A NC 4Y NC 3B
Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment.
The SN54L VC00A is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74LVC00A is characterized for operation from –40°C to 85°C.
FUNCTION TABLE
(each gate)
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC is a trademark of Texas Instruments Incorporated.
PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
INPUTS
A B
H H L
L XH
XLH
OUTPUT
Y
Copyright 1998, Texas Instruments Incorporated
On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
1
SN54LVC00A, SN74LVC00A QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SCAS279G – JANUARY 1993 – REVISED JUNE 1998
logic symbol
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
Pin numbers shown are for the D, DB, J, PW, and W packages.
1
1A 1B 2A 2B 3A 3B 4A 4B
2 4 5 9 10 12 13
&
3
1Y
6
2Y
8
3Y
11
4Y
logic diagram, each gate (positive logic)
A B
Y
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, V Input voltage range, V Output voltage range, V Input clamp current, I Output clamp current, I Continuous output current, I Continuous current through V Package thermal impedance, θ
Storage temperature range, T
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The value of VCC is provided in the recommended operating conditions table.
3. The package thermal impedance is calculated in accordance with JESD 51.
–0.5 V to 6.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CC
(see Note 1) –0.5 V to 6.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I
(see Notes 1 and 2) –0.5 V to VCC + 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
(VI < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
IK
(VO < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
OK
±50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
or GND ±100 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CC
(see Note 3): D package 127°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
JA
DB package 158°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
PW package 170°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
stg
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
UNIT
VCCSuppl
oltage
V
IOHHigh-level output current
mA
IOLLow-level output current
mA
SN54LVC00A, SN74LVC00A
QUADRUPLE 2-INPUT POSITIVE-NAND GATES
SCAS279G – JANUARY 1993 – REVISED JUNE 1998
recommended operating conditions (see Note 4)
SN54LVC00A SN74LVC00A
MIN MAX MIN MAX
pp
y v
V
V
V V
T
NOTE 4: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
High-level input voltage
IH
Low-level input voltage
IL
Input voltage 0 5.5 0 5.5 V
I
Output voltage 0 V
O
p
p
Operating free-air temperature –55 125 –40 85 °C
A
Implications of Slow or Floating CMOS Inputs
Operating 2 3.6 1.65 3.6 Data retention only 1.5 1.5 VCC = 1.65 V to 1.95 V 0.65×V VCC = 2.3 V to 2.7 V VCC = 2.7 V to 3.6 V 2 2 VCC = 1.65 V to 1.95 V 0.35×V VCC = 2.3 V to 2.7 V VCC = 2.7 V to 3.6 V 0.8 0.8
CC
VCC = 1.65 V –4 VCC = 2.3 V –8 VCC = 2.7 V –12 –12 VCC = 3 V –24 –24 VCC = 1.65 V 4 VCC = 2.3 V 8 VCC = 2.7 V 12 12 VCC = 3 V 24 24
, literature number SCBA004.
CC
1.7
0 V
0.7
CC
V
CC
V
V
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
3
Loading...
+ 5 hidden pages