Texas Instruments SN74ACT573DBLE, SN74ACT573DBR, SN74ACT573DW, SN74ACT573DWR, SN74ACT573N Datasheet

...
SN54ACT573, SN74ACT573
OCTAL D-TYPE TRANSPARENT LATCHES
WITH 3-STATE OUTPUTS
SCAS538C – OCTOBER 1995 – REVISED JANUARY 2000
D
D
EPIC
(Enhanced-Performance Implanted
SN54ACT573 ...J OR W PACKAGE
SN74ACT573 . . . DB, DW, N, OR PW PACKAGE
(TOP VIEW)
CMOS) 1-µm Process
1 2 3 4 5 6 7 8 9 10
20 19 18 17 16 15 14 13 12 11
V 1Q 2Q 3Q 4Q 5Q 6Q 7Q 8Q LE
CC
D
Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK) and Flatpacks (W), and Standard Plastic (N) and Ceramic (J) DIPs
description
These 8-bit latches feature 3-state outputs designed specifically for driving highly capacitive
OE
1D 2D 3D 4D 5D 6D 7D 8D
GND
or relatively low-impedance loads. The devices are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers.
The eight latches are D-type transparent latches. When the latch-enable (LE) input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels set up at the D Inputs.
A buffered output-enable (OE
) input can be used
to place the eight outputs in either a normal logic
SN54ACT573 . . . FK PACKAGE
3D 4D 5D 6D 7D
(TOP VIEW)
2D1DOE
3212019
4 5 6 7 8
910111213
V
CC
1Q
18 17 16 15 14
2Q 3Q 4Q 5Q 6Q
state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus
8D
GND
LE
8Q
7Q
lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines in a bus-organized system without need for interface or pullup components.
OE
does not affect the internal operations of the latches. Old data can be retained or new data can be entered
while the outputs are in the high-impedance state. The SN54ACT573 is characterized for operation over the full military temperature range of –55_C to 125_C.
The SN74ACT573 is characterized for operation from –40_C to 85_C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC is a trademark of Texas Instruments Incorporated.
PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
FUNCTION TABLE
(each latch)
INPUTS
OE LE D
L H H H L HL L L LX Q
H X X Z
OUTPUT
Q
0
Copyright 2000, Texas Instruments Incorporated
On products compliant to MIL-PRF-38535, all parameters are tested unless otherwise noted. On all other products, production processing does not necessarily include testing of all parameters.
1
SN54ACT573, SN74ACT573 OCTAL D-TYPE TRANSPARENT LATCHES WITH 3-STATE OUTPUTS
SCAS538C – OCTOBER 1995 – REVISED JANUARY 2000
logic symbol
OE LE
1D 2D 3D 4D 5D 6D 7D 8D
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
1 11
2 3 4 5 6 7 8 9
EN C1
1D
19 18 17 16 15 14 13 12
logic diagram (positive logic)
1
OE
11
1Q 2Q 3Q 4Q 5Q 6Q 7Q 8Q
LE
1D
2
To Seven Other Channels
C1 1D
19
1Q
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, VCC –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, VI (see Note 1) –0.5 V to VCC + 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output voltage range, VO (see Note 1) –0.5 V to VCC + 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input clamp current, I
(VI < 0 or V
IK
Output clamp current, IOK (VO < 0 or V
Continuous output current, IO (VO = 0 to VCC) ±50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Continuous current through, V
Package thermal impedance, θJA (see Note 2): DB package 70°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, T
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51.
> VCC) ±20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I
> VCC) ±20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
or GND ±200 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CC
DW package 58°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
N package 69°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
PW package 83°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
stg
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Loading...
+ 4 hidden pages