A0M/A0P 81,82 I Flatlink 1st data pair
A1M/A1P 83, 84 I Flatlink 2nd data pair
A2M/A2P 85, 86 I Flatlink 3rd data pair
CLK 44 O CD bus clock
CLK 13 O CD bus clock (180 degree out of phase)
CLKM/CLKP 87, 88 I Flatlink clock pair
CPV 3 O Gate driver clock
DBS 97 I Data bus sequence
EPOL 42 O Even RGB data stream polarity indicator
ER0..ER5
(EB0)..(EB5)
24,22,21
19,18,16
O Even red (blue) data bus, controlled by DBS Pin, 0 = red, 1 = blue
(ER0)..(ER5)
EB0..EB5
41,39,38
36,35,33
O Even blue (red) data bus, controlled by DBS Pin, 0 = blue, 1 = red
GND1 91 P PLL ground for LVDS
MODE0 98 I Default timing selection pin 0
MODE1 99 I Default timing selection pin 1
MODE2 1 I Default timing selection pin 2
NC 76, 77,
89, 90
NC NC terminals
†
OE1, OE2 6, 10 O Gate driver output enable
OG0..OG5 63,61,60
58,57,55
O Odd green data bus
OPOL 74 O Odd RGB data stream polarity indicator
OR0..OR5
(OB0)..(OB5)
54,52,51
50,49,47
O Odd red (blue) data bus, controlled by DBS Pin, 0 = red, 1 = blue
(OR0)..(OR5)
OB0..OB5
72,70,69
67,66,64
O Odd blue (red) data bus, controlled by DBS Pin, 0 = blue, 1 = red
POLEN 95 I Output data polarity control enable /disable
REV_E 7 O CD line/dot inversion control signal
REV_O 9 O CD line/dot inversion control signal (180 degree of phase)
RSTZ 93 I Reset, active low
SHTDN 79 I System shutdown control, active low
SP 46 O Data bus starting pulse
STV 5 O Gate driver starting pulse
TEST1, TEST2 100, 15 I T est points
†
TP1, TP2 2, 11 O CD output control signal
VDDA 94 P PLL power for LVDS
GNDA 92 P Analog ground for LVDS
VDDD 78 P Digital power supply for LVDS
GNDD 80 P Digital power ground for LVDS
VDD 8,71,75 P Digital power
VSS 4,73,96 P Digital ground
VDDIO P I/O power
VSSIO P I/O ground
†
Terminals must be connected to ground.