Texas Instruments SN74ALVCH16827DLR, SN74ALVCH16827DGGR, SN74ALVCH16827DL Datasheet

SN74ALVCH16827
20-BIT BUFFER/DRIVER
WITH 3-STATE OUTPUTS
SCES041C – JULY 1995 – REVISED FEBRUARY 1999
1
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
D
Widebus
Family
D
EPIC
(Enhanced-Performance Implanted
CMOS) Submicron Process
D
ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
D
Latch-Up Performance Exceeds 250 mA Per JESD 17
D
Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors
D
Package Options Include Plastic 300-mil Shrink Small-Outline (DL) and Thin Shrink Small-Outline (DGG) Packages
description
This 20-bit noninverting buffer/driver is designed for 1.65-V to 3.6-V V
CC
operation.
The SN74AL VCH16827 is composed of two 10-bit sections with separate output-enable signals. For either 10-bit buffer section, the two output-enable (1OE1
and 1OE2 or 2OE1 and 2OE2) inputs must both be low for the corresponding Y outputs to be active. If either output-enable input is high, the outputs of that 10-bit buffer section are in the high-impedance state.
T o ensure the high-impedance state during power up or power down, OE
should be tied to V
CC
through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
Active bus-hold circuitry is provided to hold unused or floating data inputs at a valid logic level.
The SN74ALVCH16827 is characterized for operation from –40°C to 85°C.
Copyright 1999, Texas Instruments Incorporated
PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
DGG OR DL PACKAGE
(TOP VIEW)
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29
1OE1
1Y1 1Y2
GND
1Y3 1Y4
V
CC
1Y5 1Y6 1Y7
GND
1Y8 1Y9
1Y10
2Y1 2Y2 2Y3
GND
2Y4 2Y5 2Y6
V
CC
2Y7 2Y8
GND
2Y9
2Y10
2OE1
1OE2 1A1 1A2 GND 1A3 1A4 V
CC
1A5 1A6 1A7 GND 1A8 1A9 1A10 2A1 2A2 2A3 GND 2A4 2A5 2A6 V
CC
2A7 2A8 GND 2A9 2A10 2OE2
EPIC and Widebus are trademarks of Texas Instruments Incorporated.
SN74ALVCH16827 20-BIT BUFFER/DRIVER WITH 3-STATE OUTPUTS
SCES041C – JULY 1995 – REVISED FEBRUARY 1999
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
FUNCTION TABLE
(each 10-bit section)
INPUTS
OUTPUT
OE1 OE2 A
Y
L L L L L LH H HXX Z XHX Z
logic symbol
2OE2
2OE1
1OE2
1OE1
55
1A1
54
1A2
52
1A3
51
1A4
49
1A5
1
1Y1
2
1Y2
3
1Y3
5
1Y4
6
1Y5
8
56
28 29
48
1A6
47
1A7
45
1A8
44
1A9
43
1A10
1Y6
9
1Y7
10
1Y8
12
1Y9
13
1Y10
14
42
2A1
41
2A2
40
2A3
38
2A4
37
2A5
2Y1
15
2Y2
16
2Y3
17
2Y4
19
2Y5
20
36
2A6
34
2A7
33
2A8
31
2A9
30
2A10
2Y6
21
2Y7
23
2Y8
24
2Y9
26
2Y10
27
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
11
12
EN1
EN2
&
&
SN74ALVCH16827
20-BIT BUFFER/DRIVER
WITH 3-STATE OUTPUTS
SCES041C – JULY 1995 – REVISED FEBRUARY 1999
3
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
logic diagram (positive logic)
1Y1
2
1
55
1OE1 1OE2
56
2Y1
15
28
42
29
2OE1 2OE2
To Nine Other Channels To Nine Other Channels
1A1
2A1
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, V
CC
–0.5 V to 4.6 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, V
I
(see Note 1) –0.5 V to 4.6 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output voltage range, V
O
(see Notes 1 and 2) –0.5 V to VCC + 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input clamp current, I
IK
(VI < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output clamp current, I
OK
(VO < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Continuous output current, I
O
±50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Continuous current through each V
CC
or GND ±100 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Package thermal impedance, θ
JA
(see Note 3): DGG package 81°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DL package 74°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, T
stg
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. This value is limited to 4.6 V maximum.
3. The package thermal impedance is calculated in accordance with JESD 51.
Loading...
+ 6 hidden pages