Datasheet SN74ALVC16835DGGR, SN74ALVC16835DGVR, SN74ALVC16835DL, SN74ALVC16835DLR Datasheet (Texas Instruments)

SN74ALVC16835
18-BIT UNIVERSAL BUS DRIVER
WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
D
D
Widebus EPIC
Family
(Enhanced-Performance Implanted
CMOS) Submicron Process
D
Ideal for Use in PC100 Register DIMM Revision 1.1
D
ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
D
Latch-Up Performance Exceeds 250 mA Per JESD 17
D
Package Options Include Plastic Shrink Small-Outline (DL), Thin Shrink Small-Outline (DGG), and Thin Very Small-Outline (DGV) Packages
description
This 18-bit universal bus driver is designed for
1.65-V to 3.6-V V Data flow from A to Y is controlled by the
output-enable (OE the transparent mode when the latch-enable (LE) input is high. The A data is latched if the clock (CLK) input is held at a high or low logic level. If LE is low, the A data is stored in the latch/flip-flop on the low-to-high transition of CLK. When OE high, the outputs are in the high-impedance state.
T o ensure the high-impedance state during power up or power down, OE through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
operation.
CC
) input. The device operates in
should be tied to V
is
CC
DGG, DGV, OR DL PACKAGE
(TOP VIEW)
1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28
56 55 54 53 52 51 50 49 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29
GND NC A1 GND A2 A3 V
CC
A4 A5 A6 GND A7 A8 A9 A10 A1 1 A12 GND A13 A14 A15 V
CC
A16 A17 GND A18 CLK GND
NC NC
Y1
GND
Y2 Y3
V
CC
Y4 Y5 Y6
GND
Y7 Y8 Y9
Y10
Y1 1
Y12
GND
Y13 Y14 Y15
V
CC
Y16 Y17
GND
Y18
OE
LE
NC – No internal connection
The SN74ALVC16835 is characterized for operation from –40°C to 85°C.
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC and Widebus are trademarks of Texas Instruments Incorporated.
PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Copyright 1999, Texas Instruments Incorporated
1
SN74ALVC16835 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
OE LE CLK A
H X X X Z
L HXL L LHXH H LLLL LL↑HH LLL or H X Y
Output level before the indicated steady-state input conditions were established, provided that CLK is high before LE goes low
FUNCTION TABLE
INPUTS
OUTPUT
Y
0
logic symbol
OE
CLK
LE
Y1 Y2 Y3 Y4 Y5 Y6 Y7 Y8
Y9 Y10 Y11 Y12 Y13 Y14 Y15 Y16 Y17 Y18
27 30
28
3 5 6 8 9 10 12 13 14 15 16 17 19 20 21 23 24 26
EN1
2C3
C3 G2
1
3D
1
54 52 51 49 48 47 45 44 43 42 41 40 38 37 36 34 33 31
A1 A2 A3 A4 A5 A6 A7 A8 A9 A10 A11 A12 A13 A14 A15 A16 A17 A18
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
logic diagram (positive logic)
27
OE
30
CLK
28
LE
54
A1
1D C1
CLK
To 17 Other Channels
SN74ALVC16835
18-BIT UNIVERSAL BUS DRIVER
WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
3
Y1
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, V Input voltage range, V Output voltage range, V Input clamp current, I Output clamp current, I Continuous output current, I Continuous current through each V Package thermal impedance, θ
Storage temperature range, T
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. This value is limited to 4.6 V maximum.
3. The package thermal impedance is calculated in accordance with JESD 51.
–0.5 V to 4.6 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CC
(see Note 1) –0.5 V to 4.6 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
I
(see Notes 1 and 2) –0.5 V to VCC + 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
(VI < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
IK
(VO < 0) –50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
OK
±50 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
JA
or GND ±100 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
CC
(see Note 3): DGG package 81°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DGV package 86°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DL package 74°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
stg
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
3
SN74ALVC16835
IOHHigh-level output current
mA
IOLLow-level output current
mA
18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
recommended operating conditions (see Note 4)
MIN MAX UNIT
V
V
V
V V
t/v Input transition rise or fall rate 10 ns/V T
NOTE 4: All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
Supply voltage 1.65 3.6 V
CC
VCC = 1.65 V to 1.95 V 0.65 × V
High-level input voltage
IH
Low-level input voltage
IL
Input voltage 0 V
I
Output voltage 0 V
O
p
p
Operating free-air temperature –40 85 °C
A
Implications of Slow or Floating CMOS Inputs
, literature number SCBA004.
VCC = 2.3 V to 2.7 V VCC = 2.7 V to 3.6 V 2 VCC = 1.65 V to 1.95 V 0.35 × V VCC = 2.3 V to 2.7 V VCC = 2.7 V to 3.6 V 0.8
VCC = 1.65 V –4 VCC = 2.3 V –12 VCC = 2.7 V –12 VCC = 3 V –24 VCC = 1.65 V 4 VCC = 2.3 V 12 VCC = 2.7 V 12 VCC = 3 V 24
CC
1.7
0.7
CC CC
V
CC
V
V V
4
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
V
V
I
mA
C
V
V
GND
3.3 V
pF
twPulse duration
ns
Data before LE
SN74ALVC16835
18-BIT UNIVERSAL BUS DRIVER
WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)
PARAMETER TEST CONDITIONS
IOH = –100 µA 1.65 V to 3.6 V VCC–0.2 IOH = –4 mA 1.65 V 1.2 IOH = –6 mA 2.3 V 2
V
OH
IOH = –12 mA
IOH = –24 mA 3 V 2 IOL = 100 µA 1.65 V to 3.6 V 0.2 IOL = 4 mA 1.65 V 0.45
OL
I
I
I
OZ
I
CC
I
CC
Control inputs
i
Data inputs
C
All typical values are at VCC = 3.3 V, TA = 25°C.
Outputs VO = VCC or GND 3.3 V 7 pF
o
IOL = 6 mA 2.3 V 0.4
= 12
OL
IOL = 24 mA 3 V 0.55 VI = VCC or GND 3.6 V ±5 µA VO = VCC or GND 3.6 V ±10 µA VI = VCC or GND, IO = 0 3.6 V 40 µA One input at VCC – 0.6 V, Other inputs at VCC or GND 3 V to 3.6 V 750 µA
=
or
I
CC
V
CC
2.3 V 1.7
2.7 V 2.2 3 V 2.4
2.3 V 0.7
2.7 V 0.4
MIN TYP†MAX UNIT
3.5 5
V
p
timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)
f
clock
t
su
t
h
This information was not available at the time of publication.
Clock frequency
Setup time
Hold time
LE high CLK high or low Data before CLK
Data after CLK Data after LE
CLK high CLK low
CLK high or low
VCC = 1.8 V
MIN MAX MIN MAX MIN MAX MIN MAX
‡ ‡ ‡ ‡ ‡ ‡
VCC = 2.5 V
± 0.2 V
3.3 3.3 3.3
3.3 3.3 3.3
2.2 2.1 1.7
1.9 1.6 1.5
1.3 1.1 1
0.6 0.6 0.7
1.4 1.7 1.4
VCC = 2.7 V
150 150 150 MHz
VCC = 3.3 V
± 0.3 V
UNIT
ns
ns
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
5
SN74ALVC16835
(INPUT)
(OUTPUT)
(INPUT)
(OUTPUT)
t
ns
(INPUT)
(OUTPUT)
t
ns
PARAMETER
TEST CONDITIONS
UNIT
C
C
pF
18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figures 1 through 3)
PARAMETER
f
max
t
pd
t
en
t
This information was not available at the time of publication.
dis
FROM
A
LE
CLK
OE Y OE Y
TO
Y
VCC = 1.8 V
MIN TYP MIN MAX MIN MAX MIN MAX
switching characteristics from 0°C to 85°C, CL = 0 pF
PARAMETER
pd
Texas Instruments SPICE simulation data
FROM
A Y 0.9 2
CLK Y 1.5 2.9
VCC = 2.5 V
± 0.2 V
150 150 150 MHz
† † † † †
1 4.2 4.2 1 3.6
1.3 5 4.9 1.3 4.2
1.4 5.5 5.2 1.4 4.5
1.4 5.5 5.6 1.1 4.6 ns 1 4.5 4.3 1.3 3.9 ns
VCC = 2.7 V
TO
VCC = 3.3 V
± 0.3 V
VCC = 3.3 V
± 0.15 V
MIN MAX
UNIT
ns
UNIT
switching characteristics from 0°C to 65°C, CL = 50 pF
PARAMETER
pd
operating characteristics, T
Power dissipation
pd
capacitance
This information was not available at the time of publication.
= 25°C
A
Outputs enabled Outputs disabled
FROM
A Y 1 4
CLK Y 1.7 4.5
= 0,f = 10 MHz
L
TO
VCC = 1.8 V VCC = 2.5 V VCC = 3.3 V
TYP TYP TYP
† †
VCC = 3.3 V
± 0.15 V
MIN MAX
26 31 12 14
UNIT
p
6
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
From Output
Under Test
CL = 30 pF
(see Note A)
18-BIT UNIVERSAL BUS DRIVER
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
PARAMETER MEASUREMENT INFORMATION
= 1.8 V
V
CC
2 × V
Open
GND
CC
TEST S1
t
pd
t
PLZ/tPZL
t
PHZ/tPZH
1 k
1 k
S1
SN74ALVC16835
WITH 3-STATE OUTPUTS
Open
2 × V
CC
GND
LOAD CIRCUIT
Timing
Input
t
Data
Input
Input
t
PLH
Output
NOTES: A. CL includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , tr 2 ns, tf 2 ns. D. The outputs are measured one at a time with one transition per measurement. E. t
PLZ
F. t
PZL
G. t
PLH
VCC/2
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
VCC/2 VCC/2
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
and t
PHZ
and t
PZH
and t
PHL
VCC/2
t
su
are the same as t are the same as ten. are the same as tpd.
h
VCC/2
VCC/2 VCC/2
.
dis
t
PHL
V
0 V
V
0 V
V
0 V
V
V
CC
CC
CC
OH
OL
Input
Output
Control
(low-level
enabling)
Output
Waveform 1
S1 at 2 × V
(see Note B)
Output
Waveform 2
S1 at GND
(see Note B)
VOLTAGE WAVEFORMS
PULSE DURATION
t
PZL
CC
t
PZH
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
VCC/2
VCC/2
t
w
V
0 V
V
0 V
V
V
V
0 V
CC
CC
CC
OL
OH
VCC/2VCC/2
VCC/2VCC/2
t
PLZ
VOL + 0.15 V
t
PHZ
VOH – 0.15 V
Figure 1. Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
7
SN74ALVC16835 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
PARAMETER MEASUREMENT INFORMATION
From Output
Under Test
CL = 30 pF
(see Note A)
500
500
S1
= 2.5 V ± 0.2 V
V
CC
2 × V
CC
Open
GND
TEST S1
t
pd
t
PLZ/tPZL
t
PHZ/tPZH
Open
2 × V
GND
CC
LOAD CIRCUIT
Timing
Input
t
Data
Input
Input
t
PLH
Output
NOTES: A. CL includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , tr 2 ns, tf 2 ns. D. The outputs are measured one at a time with one transition per measurement. E. t
PLZ
F. t
PZL
G. t
PLH
VCC/2
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
VCC/2 VCC/2
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
and t
PHZ
and t
PZH
and t
PHL
VCC/2
t
su
are the same as t are the same as ten.
are the same as tpd.
h
VCC/2
VCC/2 VCC/2
.
dis
t
PHL
V
0 V
V
0 V
V
0 V
V
V
CC
CC
CC
OH
OL
Input
Output
Control
(low-level
enabling)
Output
Waveform 1
S1 at 2 × V
(see Note B)
Output
Waveform 2
S1 at GND
(see Note B)
VOLTAGE WAVEFORMS
PULSE DURATION
t
PZL
CC
t
PZH
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
VCC/2
VCC/2
t
w
V
0 V
V
0 V
V
V
V
0 V
CC
CC
CC
OL
OH
VCC/2VCC/2
VCC/2VCC/2
t
PLZ
VOL + 0.15 V
t
PHZ
VOH – 0.15 V
Figure 2. Load Circuit and Voltage Waveforms
8
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
From Output
Under Test
CL = 50 pF
(see Note A)
Timing
Input
Data
Input
Input
Output
PARAMETER MEASUREMENT INFORMATION
500
500
LOAD CIRCUIT
1.5 V
PLH
t
h
t
su
1.5 V 1.5 V
VOLTAGE WAVEFORMS
SETUP AND HOLD TIMES
1.5 V 1.5 V
t
1.5 V 1.5 V
VOLTAGE WAVEFORMS
PROPAGATION DELAY TIMES
V
= 2.7 V AND 3.3 V ± 0.3 V
CC
6 V
S1
t
PHL
Open
GND
2.7 V
0 V
2.7 V
0 V
2.7 V
0 V
V
V
OH
OL
Waveform 1
(see Note B)
Waveform 2
(see Note B)
Input
Output
Control (low-level enabling)
Output
S1 at 6 V
Output
S1 at GND
SN74ALVC16835
18-BIT UNIVERSAL BUS DRIVER
WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
TEST S1
t
pd
t
PLZ/tPZL
t
PHZ/tPZH
1.5 V 1.5 V
VOLTAGE WAVEFORMS
PULSE DURATION
1.5 V 1.5 V
t
PZL
t
PZH
VOLTAGE WAVEFORMS
ENABLE AND DISABLE TIMES
t
w
1.5 V
1.5 V
Open
6 V
GND
t
PLZ
VOL + 0.3 V
t
PHZ
VOH – 0.3 V
2.7 V
0 V
2.7 V
0 V
3 V
V
OL
V
OH
0 V
NOTES: A. CL includes probe and jig capacitance.
B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control.
Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR 10 MHz, ZO = 50 , tr 2.5 ns, tf 2.5 ns. D. The outputs are measured one at a time with one transition per measurement. E. t
F. t
G. t
PLZ PZL PLH
and t and t
and t
are the same as t
PHZ
are the same as ten.
PZH
are the same as tpd.
PHL
dis
.
Figure 3. Load Circuit and Voltage Waveforms
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
9
SN74ALVC16835 18-BIT UNIVERSAL BUS DRIVER WITH 3-STATE OUTPUTS
SCES125D – FEBRUARY 1998 – REVISED FEBRUARY 1999
TYPICAL CHARACTERISTICS
0
ALVC16835 Pullup x
PC100 Requirements
+
–0.05
–0.1
–0.15
– Output Current – mA
OH
I
–0.2
–0.25
0.25 ALVC16835 Pulldown x
PC100 Requirements
+
0.20
0.15
0.10
– Output Current – mA
OL
I
0.05
VOH – Output Voltage – V
Figure 4. IV Characteristics – Pullup
2.52.01.51.00.5
3.00
10
0.00
2.52.01.51.00.5
VOL – Output Voltage – V
Figure 5. IV Characteristics – Pulldown
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
3.0 3.5
4.00
IMPORTANT NOTICE
T exas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.
TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty . Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.
CERT AIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE (“CRITICAL APPLICATIONS”). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICA TIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERST OOD TO BE FULLY AT THE CUSTOMER’S RISK.
In order to minimize risks associated with the customer’s applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.
TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI’s publication of information regarding any third party’s products or services does not constitute TI’s approval, warranty or endorsement thereof.
Copyright 1999, Texas Instruments Incorporated
Loading...