Texas Instruments SN74AHC367D, SN74AHC367DBR, SN74AHC367DGVR, SN74AHC367N, SN74AHC367PWR Datasheet

SN54AHC367, SN74AHC367
HEX BUFFERS AND LINE DRIVERS
WITH 3-STATE OUTPUTS
SCLS424D – JUNE 1998 – REVISED JANUARY 2000
D
(Enhanced-Performance Implanted
CMOS) Process
D
Operating Range 2-V to 5.5-V V
D
Latch-Up Performance Exceeds 100 mA Per
CC
JESD 78, Class II
D
ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) – 1000-V Charged-Device Model (C101)
D
Package Options Include Plastic Small-Outline (D), Shrink Small-Outline (DB), Thin Very Small-Outline (DGV), and Thin Shrink Small-Outline (PW) Packages, Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) DIPs
description
The ’AHC367 devices are hex buffers and line drivers designed for 2-V to 5.5-V VCC operation.
These devices are designed specifically to improve both the performance and density of 3-state memory address drivers, clock drivers, and bus-oriented receivers and transmitters. The ’AHC367 devices are organized as dual 4-line and 2-line buffers/drivers with active-low output-enable (1OE low, the device passes noninverted data from the A inputs to the Y outputs. When OE is high, the outputs are in the high-impedance state.
and 2OE) inputs. When OE is
SN54AHC367 ...J OR W PACKAGE
SN74AHC367 . . . D, DB, DGV, N, OR PW PACKAGE
SN54AHC367 . . . FK PACKAGE
1Y1 1A2
NC 1Y2 1A3
NC – No internal connection
(TOP VIEW)
1OE
1
1A1
2
1Y1
3
1A2
4 5
1Y2
6
1A3
7
1Y3
GND
8
(TOP VIEW)
1A1
3212019
4 5 6 7 8
910111213
1Y3
1OE
GND
NC
NC
16 15 14 13 12 11 10
9
CC
V
1Y4
V
CC
2OE 2A2 2Y2 2A1 2Y1 1A4 1Y4
2OE
18 17 16 15 14
1A4
2A2 2Y2 NC 2A1 2Y1
T o ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.
The SN54AHC367 is characterized for operation over the full military temperature range of –55°C to 125°C. The SN74AHC367 is characterized for operation from –40°C to 85°C.
FUNCTION TABLE
(each buffer/driver)
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
EPIC is a trademark of Texas Instruments Incorporated.
UNLESS OTHERWISE NOTED this document contains PRODUCTION DATA information current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.
INPUTS
OE A
L H H L LL
H X Z
OUTPUT
Y
Copyright  2000, Texas Instruments Incorporated
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
1
SN54AHC367, SN74AHC367 HEX BUFFERS AND LINE DRIVERS WITH 3-STATE OUTPUTS
SCLS424D – JUNE 1998 – REVISED JANUARY 2000
logic symbol
This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.
Pin numbers shown are for the D, DB, DGV, J, N, PW, and W packages.
1OE
1A1 1A2 1A3 1A4
2OE
2A1 2A2
1
2 4 6 10
15
12 14
EN
EN
logic diagram (positive logic)
1OE
1
2OE
15
11 13
3
1Y1
5
1Y2
7
1Y3
9
1Y4
2Y1 2Y2
23
1A1
To Three Other Channels
Pin numbers shown are for the D, DB, DGV, J, N, PW, and W packages.
1Y1
12 11
2A1
To One Other Channel
2Y1
absolute maximum ratings over operating free-air temperature range (unless otherwise noted)
Supply voltage range, VCC –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Input voltage range, VI (see Note 1) –0.5 V to 7 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Output voltage range, VO (see Note 1) –0.5 V to V Input clamp current, I Output clamp current, I Continuous output current, I
(V
< 0) –20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
IK
I
(V
OK
< 0 or VO > VCC) ±20 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
(V
= 0 to VCC) ±25 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
O
O
Continuous current through VCC or GND ±75 mA. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Package thermal impedance, θJA (see Note 2): D package 73°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DB package 82°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
DGV package 120°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
N package 67°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
PW package 108°C/W. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Storage temperature range, T
Stresses beyond those listed under “absolute maximum ratings” may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
2. The package thermal impedance is calculated in accordance with JESD 51.
–65°C to 150°C. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
stg
CC
+ 0.5 V. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
2
POST OFFICE BOX 655303 DALLAS, TEXAS 75265
Loading...
+ 4 hidden pages