Program memory - bytes4K8K4K8K4K8K
RAM (stack) - bytes256 (128)
Periphe rals
Operating Supply3.2V to 5.5V
CPU FrequencyUp to 8 MHz (with oscillator up to 16 MHz)
Operati ng T emperature0°C to 70°C / -10°C to +85°C (-40°C to +85°C / -40°C t o105°C / -40°C to 125°C optional)
Package sSO28 / SDIP32
Watchdog t i mer,
One 16-bit timer,
SPI
Watchdog timer,
One 16-bit timer,
SPI, ADC
Watchdog t imer,
Two 16-bit timers,
SPI, ADC
Watchdog t i m er,
Two 16-bit timers,
SPI, I²C, ADC
Rev. 2.6
November 20001/140
This is preliminary information on a new product in development or undergoing evaluation. Details are subject to change without notice.
The ST72104G, ST72215G, ST72216G and
ST72254G devices are members of the S T7 microcontroller family. They can be grouped as follows:
– ST72254G devices are designed for mid-range
applications with ADC and I²C interface capabilities.
– ST72215/6G dev ices ta rget the same range of
applications but without I²C interface.
– ST72104G devices are for applications that do
not need ADC and I²C peripherals.
All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set.
The ST72C104G, ST72C215 G, ST72C216G and
ST72C254G versions feature single-voltage
FLASH memory with byte-by-byte In-Situ Programming (ISP) capability.
Figure 1. General Block D iagram
Internal
OSC1
OSC2
V
V
RESET
DD
SS
MULTI OSC
+
CLOCK F ILTE R
LVD
POWER
SUPPLY
CONTROL
8-BIT CO RE
ALU
PROGRAM
MEMORY
(4 or 8K Bytes)
CLOCK
Under software control, all devices can be p laced
in WAIT, SLOW, or HALT mode , reducing power
consumption when the application is in idle or
stand-by state.
The enhanced instruction set and addressing
modes of the ST7 offer both power and flexibility to
software developers, enabling the design of highly
efficient and compact application code. In addition
to standard 8-bit data management, all ST7 microcontrollers feature true bit manipulation, 8x8 unsigned multiplication and indirect addressing
modes.
For easy reference, all parametric data are located
in Section 14 on page 96.
(HS) 20mA high sink capability
eiX associated external interrupt vector
V
DD
V
SS
ISPSEL
PA0 (HS)
PA1 (HS)
PA2 (HS)
PA3 (HS)
NC
NC
PA4 (HS)/SCLI
PA5 (HS)
PA6 (HS)/SDAI
PA7 (HS)
PC0/ICAP1_B/AIN0
PC1/OCMP1_B/AIN1
PC2/MCO/AIN2
(HS) 20mA high sink capability
eiX associated external interrupt vector
7/140
5
ST72104G, ST72215G, ST72216G, ST 72254G
PIN DESCRIPTION (Cont’d)
For external pin connection guidelines, refer to Section 14 "ELECTRICAL CHARACTERISTICS" on page
96.
Legend / Abbreviations for Table 1:
Type: I = input, O = output, S = supply
Input level:A = Dedicated analog input
In/Output level: C = CMOS 0.3V
= CMOS 0.3VDD/0.7VDD with input trigger
C
T
Output level: HS = 20mA high sink (on N-buffer only)
Port and control configuration:
– Input:float = floating, wpu = weak pull-up, int = interrupt
– Output : OD = open drain
Refe r to Section 10 "I/O PORTS" on page 30 f or more details on the software configuration of the I/O
ports.
The RESET configur at i on of each pin i s sh ow n in b o ld. This config u ra ti o n is valid as long as the device i s
in reset state.
Table 1. Device Pin Description
/0.7VDD,
DD
2)
, PP = push-pull
1)
, ana = analog
Pin n°
Pin Name
SO28
SDIP32
1 1 RESET I/O C
2 2 OSC1
3 3 OSC2
4 4 PB7/SS
5 5 PB6/SCK/ISPCLKI/O C
6 6 PB5/MISO/ISPDATAI/O C
7 7 PB4/MOSI I/O C
8 NC
9 NC
10 8 PB3/OCMP2_A I/O C
11 9 PB2/ICAP2_A I/O C
12 10 PB1 /OCMP1_A I/O C
13 11 PB0 /ICAP1_A I/O C
14 12 PC5/EXTCLK_A/AIN5 I/O C
15 13 PC4/OCMP2_B/AIN4 I/O C
16 14 PC3/ ICAP2_B/AIN3 I/O C
3)
3)
I/O C
LevelPort / Control
Type
T
I
O
InputOutput
Input
Output
float
Xei1X X Port B7SPI Slave Select (active low)
T
Xei1X X Port B6SPI Serial Clock or ISP Clock
T
Xei1X X Port B5
T
Xei1X X Port B4 SPI Master Out / Slave In Data
T
Xei1X X Port B3Timer A Output Compare 2
T
Xei1X X Port B2Timer A Input Capture 2
T
Xei1X X Port B1Timer A Output Compare 1
T
Xei1X X Port B0Timer A Input Capture 1
T
X ei0/ei1X X Port C5
T
X ei0/ei1X X Port C4
T
X ei0/ei1 XX X Port C3
T
int
wpu
XXTop priority non maskable interrupt (active low)
ana
OD
Not Connected
Main
Function
(after reset)
PP
External clock input or Resonator oscillator inverter input or resistor input for RC oscillator
Resonator oscillator inverter output or capacitor input for RC oscillator
Alternate Function
SPI Master In/ Slave Out Data
or ISP Data
Timer A Input Clock or ADC
Analog Input 5
Timer B Output Compare 2 or
ADC Analog Input 4
Timer B Input Capture 2 or
ADC Analog Input 3
8/140
6
ST72104G, ST72215G, ST72216G, ST72254G
Pin n°
LevelPort / Control
Pin Name
Type
SO28
SDIP32
17 15 PC2/MCO/AIN2 I/O C
18 16 PC1/OCMP1_B/AIN1 I/O C
19 17 PC0/ICAP1_B/AIN0 I/O C
20 18 PA7 I/O C
21 19 PA6 /SDAII/O C
22 20 PA5 I/O C
23 21 PA4 /SCLII/O C
Input
Output
T
T
T
HS Xei0X X Port A7
T
HS Xei0TPort A6I2C Data
T
HS Xei0X X Port A5
T
HS Xei0TPort A4I2C Clock
T
24NC
25NC
26 22 PA3 I/O C
27 23 PA2I/O C
28 24 PA1I/O C
29 25 PA0I/O C
HS Xei0X X Port A3
T
HS Xei0X X Port A2
T
HS Xei0X X Port A1
T
HS Xei0X X Port A0
T
30 26 ISPSELICX
31 27 V
32 28 V
SS
DD
S Ground
S Main power supply
InputOutput
Function
(after reset)
Main
int
wpu
float
ana
OD
PP
X ei0/ei1 XX X Port C2
X ei0/ei1 XX X Port C1
X ei0/ei1 XX X Port C0
Not Connected
In situ programming selection (Should be tied
low in standard user mode).
Alternate Function
Main clock output (f
CPU
) or
ADC Analog Input 2
Timer B Output Compare 1 or
ADC Analog Input 1
Timer B Input Capture 1 or
ADC Analog Input 0
Notes:
1. In the interrupt input column, “eiX” defines the associated exte rnal interrupt vecto r. If the weak pul l-up
column (wpu) is merged with the interrupt column (int), then the I/O configuration is pull-up interrupt input,
else the configuration is floating interrupt input.
2. In the open drain output column, “T” defines a true open drain I/O (P-Buffer and protection diode to V
are not implemented). See Section 10 "I/O PORTS" on page 30 and Section 14.8 "I/O PORT PIN CHAR-
DD
ACTERISTICS" on page 118 for more details.
3. OSC1 and OSC2 pins connect a crystal or ceramic resonator, an external RC, or an external source to
the on-chip oscillator see Section 2 "PIN DESCRIPTION" on page 7 and Section 14.5 "CLOCK AND TIM-
ING CHARACTERISTICS" on page 105 for more details.
9/140
ST72104G, ST72215G, ST72216G, ST 72254G
3 REGISTER & MEMORY MAP
As shown in the Figure 4, the MCU is capable of
addressing 64K bytes of memories and I/O registers.
The available memory locations consist of 128
bytes of register location, 256 bytes of RAM and
up to 8Kbytes of user program memory. The RAM
space includes up to 128 bytes for the sta ck from
0100h to 017Fh.
The highest address b ytes contain the user reset
and interrupt vectors.
Figure 4. Me m ory Map
0000h
007Fh
0080h
017Fh
0180h
DFFFh
E000h
FFDFh
FFE0h
FFFFh
HW Registers
(see Table 2)
256 Bytes RAM
Reserved
Program Memory
(4K, 8 KBytes)
Interrupt & Reset Vectors
(see Table 5 on page 26)
IMPORTANT: Memory locations marked as “Re-
served” must neve r be ac cess ed. A cce ssing a reserved area can have unpredictable effects on the
device.
0080h
00FFh
0100h
017Fh
E000h
F000h
FFFFh
Short Addressing RAM
Zero page
(128 Bytes)
Stack or
16-bit Addressing RAM
(128 Bytes)
8 KBytes
4 KBytes
10/140
Table 2. Hardware Register Map
ST72104G, ST72215G, ST72216G, ST72254G
AddressBlock
0000h
0001h
Port C
0002h
Register
Label
PCDR
PCDDR
PCOR
Register Name
Port C Data Register
Port C Data Direction Register
Port C Option Register
Reset
Status
1)
00h
00h
00h
0003hReserved (1 Byte)
1)
0004h
0005h
0006h
Port B
PBDR
PBDDR
PBOR
Port B Data Register
Port B Data Direction Register
Port B Option Register
00h
00h
00h
0007hReserved (1 Byte)
0008h
0009h
000Ah
Port A
PADR
PADDR
PAOR
Port A Data Register
Port A Data Direction Register
Port A Option Register
Timer A Control Register 2
Timer A Control Register 1
Timer A Status Register
Timer A Input Capture 1 High Register
Timer A Input Capture 1 Low Register
Timer A Output Compare 1 High Register
Timer A Output Compare 1 Low Register
Timer A Counter High Register
Timer A Counter Low Register
Timer A Alternate Counter High Register
Timer A Alternate Counter Low Register
Timer A Input Capture 2 High Register
Timer A Input Capture 2 Low Register
Timer A Output Compare 2 High Register
Timer A Output Compare 2 Low Register
Timer B Control Register 2
Timer B Control Register 1
Timer B Status Register
Timer B Input Capture 1 High Register
Timer B Input Capture 1 Low Register
Timer B Output Compare 1 High Register
Timer B Output Compare 1 Low Register
Timer B Counter High Register
Timer B Counter Low Register
Timer B Alternate Counter High Register
Timer B Alternate Counter Low Register
Timer B Input Capture 2 High Register
Timer B Input Capture 2 Low Register
Timer B Output Compare 2 High Register
Timer B Output Compare 2 Low Register
Reset
Status
00h
00h
xxh
xxh
xxh
80h
00h
FFh
FCh
FFh
FCh
xxh
xxh
80h
00h
00h
00h
xxh
xxh
xxh
80h
00h
FFh
FCh
FFh
FCh
xxh
xxh
80h
00h
Remarks
R/W
R/W
Read Only
Read Only
Read Only
R/W
R/W
Read Only
Read Only
Read Only
Read Only
Read Only
Read Only
R/W
R/W
R/W
R/W
Read Only
Read Only
Read Only
R/W
R/W
Read Only
Read Only
Read Only
Read Only
Read Only
Read Only
R/W
R/W
0050h
to
006Fh
0070h
0071h
0072h
to
007Fh
ADC
ADCDR
ADCCSR
Data Register
Control/Status Register
Reserved (32 Bytes)
Reserved (14 Bytes)
00h
00h
Read Only
R/W
Legend: x=undefined, R/W=read/write
Notes:
1. The contents of the I/O p ort DR registers are readable only i n out put conf iguration. I n i nput conf iguration, the values of the I/O pins are returned instead of the DR register contents.
2. The bits associated with unavailable pins must always keep their reset value.
12/140
4 FLASH PROGRAM MEMORY
ST72104G, ST72215G, ST72216G, ST72254G
4.1 INTRODUCTION
FLASH devices have a single voltage non-volatil e
FLASH memory that may be programmed in-situ
(or plugged in a programming t ool) on a byte-bybyte basis.
4.2 MAIN FEATURES
■ Remote In-Situ Programming (ISP) mode
■ Up to 16 bytes programmed in the same cycle
■ MTP memory (Multiple Time Programmable)
■ Read-out memory protection against piracy
4.3 STRUCTURAL ORGANISATION
The FLASH program memory is organised in a
single 8-bit wide memory block which can be used
for storing both code and data constants.
The FLASH program memory is mapped in the upper part of the ST7 addressing space and includes
the reset and interrupt user vector area .
4.4 IN-SITU PROGRAMMING (ISP) MODE
The FLASH program memory can be programmed
using Remote ISP mode. This ISP mode allows
the contents of the ST7 program memory to be updated using a standard ST7 programming tools after the device is mounted on the application board.
This feature can be implem ented with a m inimum
number of added componen ts and bo ard area impact.
An example Remote ISP hardware interface to t he
standard ST7 programmi ng tool is described below. For more details on ISP programming, refer to
the ST7 Programming Specification.
Remote ISP Overview
The Remote ISP mode is initiated by a specific sequence on the dedicated ISPSEL pin.
The Remote ISP is performed in three steps:
– Selection of the RAM execution mode
– Download of Remote ISP code in RAM
– Execution of Remote ISP code in RAM to pro-
gram the user program into the FLASH
Remote ISP hardware configuration
In Remote ISP mode, the ST7 has to be supplied
with power (V
and VSS) and a clock signal (os-
DD
cillator and application crystal circuit for example).
This mode needs five signals (plus the V
DD
signal
if necessary) to be connected to the program m ing
tool. This signals are:
– RESET
–V
: device reset
: device ground power supply
SS
– ISPCLK: ISP output serial clock pin
– ISPDATA: ISP input serial data pin
– ISPSEL: Remote ISP mode selection. This pin
must be connected to V
board through a pull-down resistor.
on the application
SS
If any of these pins are used for other purposes on
the application, a serial resist or has to be implemented to avoid a conflict if the other device forces
the signal level.
Figure 5 shows a typical hardware interface to a
standard ST7 programming t ool. For more det ails
on the pin locations, refer t o t he d ev ice pin out description.
Figure 5. Typi ca l Remote ISP Inter fa ce
HE10 CONNECTOR TYPE
TO PROGRAMMING TOOL
ISPSEL
DD
V
V
RESET
ISPCLK
ISPDATA
SS
10K
Ω
APPLICATION
47K
1
Ω
C
XTAL
L0
OSC2
ST7
C
L1
OSC1
4.5 MEMORY READ-OUT PROTECTION
The read-out protection is enabled throug h an option bit.
For FLASH devices, when this option is selected,
the program and data stored in the FLASH memory are protected against read-out piracy (including
a re-write protection). When this protection opt ion
is removed the entire FLASH program memory is
first automatically erased. However, the E
2
PROM
data memory (when available) can be protected
only with ROM devices.
13/140
ST72104G, ST72215G, ST72216G, ST 72254G
5 CENTRAL PROCE SSI NG UNIT
5.1 INTRODUCTION
This CPU has a full 8-bit architecture and contains
six internal registers allowing efficient 8-bit data
manipulation.
5.2 MAIN FEATURES
■ 63 basic instructions
■ Fast 8-bit by 8-bit multiply
■ 17 main addressing modes
■ Two 8-bit index registers
■ 16-bit stack pointer
■ Low po wer modes
■ Maskable hardware interrupts
■ Non-maskable software interrupt
5.3 CPU REGISTERS
The 6 CPU registers shown in Figure 1 are not
present in the memory mapping and are accessed
by specific instructions.
Figure 6. CPU Registers
70
RESET VALUE = XXh
70
RESET VALUE = XXh
70
RESET VALUE = XXh
Accumulator (A)
The Accumulator is an 8-bit general purpose register used to hold operan ds and the results of the
arithmetic and logic calculations and to manipulate
data.
Index Registers (X and Y)
In indexed addressing modes, these 8-bit registers
are used to create either effective addresses or
temporary storage areas for data manipulation.
(The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)
The Y register is not affected by the interrupt automatic procedures (not pushed to and popped from
the stack).
Program Cou nt er (P C )
The program counter is a 16-bit register containing
the address of the next instruction to be executed
by the CPU. It is made of two 8-bit registers PCL
(Program Counter Low which is the LSB) and PCH
(Program Counter High which is the MSB).
ACCUMULA T OR
X INDEX REGISTER
Y INDEX REGISTER
158
RESET VALUE = RESET VECTOR @ FFFEh-FFFFh
15
RESET VALUE = STACK HIGHER ADDRESS
14/140
PCH
RESET VALUE =
7
70
1C11HI NZ
1X11X1XX
70
8
PCL
0
PROGRAM COUNTER
CONDITION CODE REGISTER
STACK POINTER
X = Undefined Value
ST72104G, ST72215G, ST72216G, ST72254G
CPU REGISTERS (Cont’d)
CONDITION CODE REGISTER (CC)
Read/Write
Reset Value: 111x1xxx
70
111HINZC
The 8-bit Condition Code register c ontains the interrupt mask and four flags represent ative of the
result of the instruction just executed. This register
can also be handled by the PUSH and POP instructions.
These bits can be individually tested and/or controlled by specific instructions.
Bit 4 = H
Half carry
.
This bit is set by hardware when a carry occurs between bits 3 and 4 of t he ALU during an ADD or
ADC instruction. It is reset by hardware during the
same instructions.
0: No half carry has occurred.
1: A half carry has occurred.
This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines .
Bit 3 = I
Interrupt mask
.
This bit is set by hardware when entering in interrupt or by software to disable all interrup ts except
the TRAP software interrupt. This bit is cleared by
software.
0: Interrupts are enabled.
1: Interrupts are disabled.
This bit is controlled by the RIM, SIM and IRET instructions and is tested by the JRM and JRNM instructions.
Note: Interrupts requested while I is set are
latched and can be processed whe n I is cleared.
By default an interrupt routine is not in terruptable
because the I bi t is set by hardware at the start of
the routine and reset by the IRET instruction at the
end of the routine. If the I bit is cleared by software
in the interrupt routine, pending interrupts are
serviced regardless of the priority level of the current interrupt routine.
Bit 2 = N
Negative
.
This bit is set and cleared by hardware. It is representative of the result sign of the last arithmeti c,
logical or data manipulation. It is a copy of the 7
bit of the result.
0: The result of the last operation is positive or null.
1: The result of the last operation is negative
(i.e. the most significant bit is a logic 1).
This bit is accessed by the JRMI and JRPL instructions.
Zero
Bit 1 = Z
.
This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical
or data manipulation is zero.
0: The result of the last operation is different from
zero.
1: The result of the last operation is zero.
This bit is accessed by the JREQ and JRNE test
instructions.
Bit 0 = C
Carry/borrow.
This bit is set and cleared b y hardware and software. It indicates an overflow or an underflow has
occurred during the last arithmetic operation.
0: No overflow or underflow has occurred.
1: An overflow or underflow has occurred.
This bit is driven by the SCF and RCF instructions
and tested by the JRC and JRNC instructions. It is
also affected by the “bit test and branch”, shift and
rotate instructions.
th
15/140
ST72104G, ST72215G, ST72216G, ST 72254G
6 CENTRAL PROCE SSI NG UNIT (Cont’d)
Stack Pointer (SP)
Read/Write
Reset Value: 01 7Fh
158
The least significant byte of the Stack Pointer
(called S) can be directly accessed by a LD instruction.
Note: When the lower limit is exceeded, the Stack
Pointer wraps around to the stack upper limit, wi thout indicating the s tack overflow. The previously
00000001
stored information is then o verwritten and therefore lost. The stack also wraps in case of an under-
70
flow.
The stack is used to save the retu rn address dur-
0SP6SP5SP4SP3SP2SP1SP0
ing a subroutine call and the CPU context during
an interrupt. The user may also directly manipulate
The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack.
It is then decremented after data has been pushed
onto the stack and incremented before data is
popped from the stack (see Figure 7).
Since the stack is 128 bytes deep, the 9 most significant bits are forced by hardw are. Following a n
MCU Reset, or after a Reset Stack Pointe r instruction (RSP), the Stack Pointer contains its reset value (the SP6 to SP0 bits are set) which is the stack
higher address.
the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored
at the first location point ed to by the SP. Then the
other registers are stored in the next locations as
shown in Figure 7.
– When an interrupt is received, the SP is decre-
mented and the context is pushed on the stack.
– On return from interrupt, the SP is incremented
and the context is popped from the stack.
A subroutine call occupies two locations and an interrupt five locat ions i n the sta ck ar ea.
The ST72104G, ST72215G, ST72216G and
ST72254G microcontrollers include a range of utility features for securing the application in critical
situations (for example in case of a powe r brownout), and reducing the num ber o f e xternal com ponents. An overview is shown in Figure 8.
See Section 14 "ELECTRICAL CHARACTERIS-
TICS" on page 96 for more details.
Main Features
■ Supply Manager w ith main supply low vol tage
detection (LVD)
■ Reset Sequence Manager (RSM)
■ Multi-Oscillator (MO)
– 4 Crystal/ C e ra m ic res on ator oscillato r s
– 1 External RC oscillator
– 1 Internal R C os c illa t or
■ Clock Security System (CSS)
– Clock Filt er
– Backup Safe Oscillator
Figure 8. Clock, Reset and Supply Block Diagram
MCO
OSC2
OSC1
RESET
VDD
VSS
MULTI-
OSCILLATOR
(MO)
RESET SEQUENCE
MANAGER
(RSM)
LOW VOLTAGE
DETECTOR
(LVD)
CLOCK SECURITY SYSTEM
CLOCK
FILTER
(CSS)
CRSR
SAFE
OSC
WATCHDOG
PERIPHERAL
FROM
f
OSC
MAIN CLOCK
CONTROLLER
(MCC)
LVD
f
CPU
CSSWDG
IED0000RFRF
CSS INTERRUPT
17/140
ST72104G, ST72215G, ST72216G, ST 72254G
7.1 LOW VOLTAGE DETECTOR (LVD)
To allow the integration of power management
features in the application, the Low Voltage Detector function (LVD) generates a static reset when
the V
supply voltage is below a V
DD
reference
IT-
value. This means that it secures the power-up as
well as the power-down keeping the ST7 in reset.
The V
than the V
reference value for a voltage drop is lower
IT-
reference value for power-on in order
IT+
to avoid a parasitic reset when the MCU starts running and sinks current on the supply (hysteresis).
The LVD Reset circuitry generates a reset when
V
is below:
DD
when VDD is rising
–V
IT+
when VDD is falling
–V
IT-
The LVD func t ion is illustrated in the Figure 9.
Provided the minimum V
the oscillator frequency) is above V
value (guaranteed for
DD
, the MCU
IT-
can only be in two modes:
– under full software control
– in static safe reset
Figure 9. Low Voltage Detector vs Reset
V
DD
In these conditions, secure operation is always ensured for the application without the need for external reset hardware.
During a Low Voltage Detector Reset, the RESET
pin is held low, thus p ermitting the MCU to reset
other devices.
Notes:
1. The LVD allows the device to be used without
any external RESET circuitry.
2. Three different reference levels are selectable
through the option byte according to th e application requirement.
LVD application note
Application software can detect a reset caus ed by
the LVD by reading the LVDRF bit in the CRSR
register.
This bit is set by hardware when a LVD reset is
generated and cleared by software (writing zero).
V
IT+
V
IT-
RESET
V
hyst
18/140
7.2 RESET SEQUENCE MANAGER (RSM)
ST72104G, ST72215G, ST72216G, ST72254G
7.2.1 Introd uction
The reset sequence manager in cludes three RESET sources as shown in Figure 11:
■ External RESET source pulse
■ Internal LVD RESET (Low Voltage Detection)
■ Internal WATCHDOG RESET
These sources act on the RESET
pin and it is al-
ways kept low during the delay phase.
The RESET service routine vector is fixed at ad-
dresses FFFEh-FFFFh in the ST7 memory map.
The basic RESET s eque nc e cons i sts o f 3 p has es
as shown in Figure 10:
■ Delay depending on the RESET source
■ 4096 CPU clock cycle delay
■ RESET vector fetch
Figure 11. Reset Block Diagram
V
RESET
DD
R
ON
f
CPU
The 4096 CPU clock cycle delay allows the oscillator to stabilise and ensures that recovery has
taken place from the Reset state.
The RESET vector fetch phase duration is 2 clock
cycles.
Figure 10. RESET Sequence Phases
RESET
DELAY
INTERNAL RESET
4096 CLOCK CYCLES
COUNTER
FETCH
VECTOR
INTERNAL
RESET
WATC HDOG RESET
LVD RESET
19/140
ST72104G, ST72215G, ST72216G, ST 72254G
RESET SEQUENCE MANAGER (Cont’d)
7.2.2 Asynchronous External RESET
The RESET
output with integrated R
pin is both an input and an open-drain
weak pull-up resistor.
ON
pin
This pull-up has no fixe d value but varies in accordance with the input voltage. It
can be pulled
low by external circuitry to reset the device. See
electrical characteristics section for more details.
A RESET signal originating from an external
source must have a duration of at least t
h(RSTL)in
in
order to be recognized. This detection is asynchronous and therefore the MCU can enter reset state
even in HALT mode.
The RESET
pin is an asynchronous signal which
plays a major role in EMS performance. In a noisy
environment, it is recommended to follow the
guidelines mentioned in the electr ical characteristics section.
Two RESET sequences can be associated with
this RESET source: short or long external reset
pulse (see Figure 12).
Starting from the external RESET pulse recognition, the device RESET
is pulled low during at least t
pin acts as an output that
w(RSTL)out
.
Figure 12. RESET Sequences
7.2.3 Inte r na l Lo w Volta ge Detection RESET
Two differen t RESET sequences caused by the internal LVD circuitry can be distinguished:
■ Power-On RESET
■ Voltage Drop RESET
The device RESET
pulled low when V
V
DD<VIT-
(falling edge) as shown in Figure 12.
The LVD filters spikes on V
pin acts as an output that is
DD<VIT+
(rising edge) or
larger than t
DD
g(VDD)
to
avoid parasitic resets.
7.2.4 Internal Watchdog RESET
The RESET sequence generated by a internal
Watchdog counter overflow is shown in Figure 12.
Starting from the Watchdog counter underflow, the
device RESET
low during at least t
pin acts as an output that is pulled
w(RSTL)out
.
V
V
EXTERNAL
RESET
SOURCE
RESET PIN
WATCHDOG
RESET
IT+
IT-
V
DD
RUN
LVD
RESET
DELAY
RUN
t
w(RSTL)out
t
h(RSTL)in
SHORT EXT.
RESET
DELAY
LONG EXT.
RESET
RUNRUN
DELAY
t
h(RSTL)in
WATCHDOG UNDERFLOW
WATCHDOG
RESET
RUN
DELAY
t
w(RSTL)out
INTERNAL RESET (4096 T
FETCH V ECTOR
CPU
)
20/140
7.3 MULTI-OSCILLATOR (MO)
ST72104G, ST72215G, ST72216G, ST72254G
The main clock of the ST7 can be generated by
four different source types coming from the multioscillator block:
■ an external source
■ 4 crystal or ceramic resonator oscillators
■ an extern al R C os c illa t or
■ an internal high frequency RC oscillator
Each oscillator is optimized for a given frequenc y
range in terms of consumption and is selectable
through the option byte. The associated hardware
configuration are shown in Table 3. Refer to the
electrical characteristics section for more details.
External Clock Source
In this external clock mode, a clock signal (square,
sinus or triangle) with ~50% duty cycle has to drive
the OSC1 pin while the OSC2 pin is tied to ground.
Crystal/Ceramic Oscillators
This family of oscillators has the advantage of producing a very accurate rate on the main clock of
the ST7. The select ion within a list of 4 oscillators
with different frequency ranges has to be done by
option byte in order to reduce consumption. In this
mode of the multi-oscillator, the resonator a nd the
load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Th e
loading capacitance values mu st be adjusted according to the selected oscillator.
These oscillators are not stopped during the
RESET phase to avoid losing time in the oscillator
start-up phase.
This oscillator allows a low cost solution for the
main clock of the ST7 using only an external resistor and an external capacitor. The frequency of the
external RC oscillator (in the range of some MHz.)
is fixed by the resistor and the capacitor values.
Consequently in this MO mode, the accuracy of
the clock is directly linked to the accuracy of the
discrete components.
Internal RC Oscillator
The internal RC oscillator mode is based on the
same principle as the external RC oscillator including the resistance and the c apacitance of the device. This mode is the most cost effective one with
the drawback of a lower frequency ac curacy. Its
frequency is in the range of several MHz.
In this mode, the two oscillator pi ns have to be tied
to ground.
ST7
OSC1OSC2
21/140
ST72104G, ST72215G, ST72216G, ST 72254G
7.4 CLOCK SECURITY SYSTEM (CSS)
The Clock Security System (CSS) protects the
ST7 against main clock problems. To allow the integration of the security features in the applications, it is based on a clock filter control and an Internal safe oscillator. The CSS can be e nabled or
disabled by option byte.
7.4.1 Clock Filter Control
The clock filter is based on a clock frequ ency limitation function.
This filter function is able to detect and filter high
frequency spikes on the ST7 main clock.
If the oscillator is not working p roperly (e.g. working at a harmonic fr equency of the resonator), the
current active oscillator clock can be totally filtered, and then no clock signal is available for the
ST7 from this oscillator anymore. If the original
clock source recovers, the f iltering is s topped automatically and the oscillator supplies the ST7
clock.
7.4.2 Safe Oscillator Control
The safe oscillator of the CSS blo ck is a low frequency back-up clock source (see Figur e 13).
If the clock signal disappears (due to a broken or
disconnected resonator...) during a saf e oscillator
period, the safe oscillator delivers a low frequency
clock signal which allows the ST7 to perform some
rescue operations.
Automatically, the ST7 clock source switches back
from the s afe oscilla tor if the orig ina l cloc k sou rce
reco ve rs .
Limitat io n det ect i on
The auto matic safe oscillat or selection is notified
by hardware setting the CSSD bit of the CRSR
register. An interrupt can be generat ed if the CSSIE bit has been previously set.
These two bits are described in the CRSR register
description.
7.4.3 Low Power Modes
Mode Description
WAIT
HALT
No effect on CSS. CSS interrupt cause the
device to exit from Wait mode.
The CRSR register is frozen. The CSS (including the safe oscillator) is disabled until
HALT mode is exited. The previous CSS
configuration resumes when the MCU is
woken up by an interrupt with “exit from
HALT mode” capability or from the counter
reset value when the MCU is woken up by a
RESET.
7.4.4 Interrupts
The CSS interrupt event generates an interrupt if
the corresponding Enable Control Bit (CSSIE) is
set and the interrupt mask in the CC register is reset (RIM instruction).
Interrupt Event
CSS event detection
(safe oscillator activated as main clock)
Flag
Enable
Control
Bit
Event
CSSD CSSIEYesNo
Exit
from
Wait
Exit
from
Halt
1)
Note 1: This interrupt allows to exit from active-halt
mode if this mode is available in the MCU.
Figure 13. C l ock Fi l te r Fun ct ion and S af e Os cillator Functi on
f
/2
OSC
f
FUNCTION
CPU
CLOCK FILTER
f
/2
OSC
f
SFOSC
FUNCTION
f
CPU
SAFE OSCILLATOR
22/140
ST72104G, ST72215G, ST72216G, ST72254G
7.5 CLOCK RESET AND SUPPLY REGISTER DESCRIPTION (CRSR)
Read/Write
Reset Value: 000x 000x (XXh)
70
000
LVD
RF
CSSIECSSDWDG
0
RF
Bit 1 = CSSD
This bit indicates that the safe oscillator of the
clock security system block h as been select ed by
hardware due to a dist urbance on the main clock
signal (f
reading the CRSR register when the original oscillato r recovers.
Clock security system detecti o n
). It is set by hardware and c lea red by
OSC
0: Safe oscillator is not active
Bit 7:5 = Reserved, always read as 0.
1: Safe oscillator has been activated
When the CSS is disabled by option byte, the
CSSD bit value is forced to 0.
Bit 4 = LV DRF
This bit indicates that the last RESET was generated by the LVD block. It is set by hardware (LVD
reset) and cleared by software (writing zero). See
WDGRF flag description for more details. When
the LVD is disabled by option by te, the LV DRF bit
value is undefined.
LVD reset flag
Bit 0 = WDGRF
Watchdog reset flag
This bit indicates that the last RESET was generated by the watchdog peripheral. It is set by hardware (Watchdog RESET) and cleared by software
(writing zero) or an LVD RESET (to ensure a stable cleared state of the WDGRF flag when the
CPU starts).
Bit 3 = R eserved , always read as 0.
Bit 2 = CSSIE
Clock security syst. interrupt enable
This bit enables the interrupt when a disturbance
is detected by the clock security syste m (CSSD bit
set). It is set and cleared by software.
Combined with the LVDRF flag information, the
flag description is given by the following table.
RESET SourcesLVDRFWDGRF
External RESET
Watchdog01
LVD1X
pin00
0: Clock security system interrupt disabled
1: Clock security system interrupt enabled
Refer to Table 5, “Interrupt Mapping,” o n page 26
for more details on the CSS interrupt vector. When
the CSS is disabled by option byte, the CSSIE bit
has no effect.
Application notes
The LVDRF flag is not cleared when another RESET type occurs (external or watchdog), the
LVDRF flag remains set to keep t race of the original failure.
In this case, a watchdog reset can be detected by
software while an external reset can not.
Table 4. Clock, Reset and Supply Register Map and Reset Values
Address
(Hex.)
0025h
Register
Label
CRSR
Reset Value000
76543210
LVDRF
x0
CSSIE0CSSD0WDGRF
x
23/140
ST72104G, ST72215G, ST72216G, ST 72254G
7.6 MAIN CLOCK CONTROLLER (MCC)
The Main Clock Controller (MCC) supplies the
clock for the ST7 CPU and its internal peripherals.
It allows SLOW power saving mode to be managed by the application.
All functions are managed by the Miscellaneous
register 1 (MISCR1).
The MCC block consists of:
■ A programmable CPU clock prescaler
■ A clock-out signal to supply external devices
The prescaler allows the selection of the main
clock frequency and i s controlled by three bits of
the MISCR1: CP1, CP0 and SMS.
The clock-out capability consists of a dedicated
I/O port pin configurable as an f
drive external devices. It is controlled by the M CO
bit in the MISCR1 register.
See Section 11 "MISCELLANEOUS REGIS-
TERS" on page 36 for more details.
Figure 14. Main Clock Controller (MCC) Block Diagram
PORT
ALTERNATE
f
OSC
/2
MISCR1
FUNCTION
MCO----
CP1 CP 0
SMS
cloc k out p ut t o
CPU
CLOCK TO CAN
PERIPHERAL
MCO
f
OSC
DIV 2
DIV 2, 4, 8, 16
f
CPU
CPU CLOCK
TO CPU AND
PERIPHERALS
24/140
8 INTE RRUPTS
ST72104G, ST72215G, ST72216G, ST72254G
The ST7 core may be interrupted by one of two different methods: maskable hardware interrupts as
listed in the Interrupt Mapping Table and a nonmaskable software interrupt (TRAP). The Interrupt
processing flowchart is shown in F igure 1.
The maskable interrupts must be enabled clearing
the I bit in order to be serviced. However, disabled
interrupts may be latched and processed when
they are enabled (see external interrupts subsec tion) .
When an interrupt has to be serviced:
– No rmal processing is susp ended at the end of
the current instruction execution.
– The PC, X, A and CC registers are saved onto
the stack.
– The I bit of the CC register is set to prevent addi-
tional interrupts.
– The PC is then loaded with the interrupt vector of
the interrupt to service and the first instruction of
the interrupt service routine is fetched (refer to
the Interrupt Mapping Table for vector addresses).
The interrupt service routine should finish with the
IRET instruction which c auses the contents o f the
saved registers to be recovered from the stack.
Note: As a consequence of the IRET instruction,
the I bit will be cleared a nd the main pro gram will
resume.
Priority Management
By default, a servicing interrupt cannot be interrupted because the I bit is set by hardware entering in interrupt routine.
In the case when several inte rrupt s are simultaneously pending, an hardware priority defines which
one will be serviced first (see the Interrupt Mapping Table).
Interrupts and Low Power Mode
All interrupts allow the processor to leave the
WAIT low power mode. Only external and specifically mentioned interrupts allow the processor to
leave the HALT low power mode (refer to the “Exit
from HALT“ column in the I nterrupt Mapping Table).
8.1 NON MASKABLE SOFTWARE INTERRUPT
This interrupt is entered when the TRAP instruction is executed regardless of the state of the I bit.
It will be serviced according to the flowchart on
Figure 1.
8.2 EXTERNAL INTERRUPTS
External interrupt vectors can be loaded into the
PC register if the corresponding ext ernal interrupt
occurred and if the I bit is cleared. These interrupts
allow the processor to leave the Halt low power
mode.
The external interrupt polarity is selected through
the miscellaneous register or interrupt register (if
available).
An external interrupt triggered on edge will be
latched and the interrupt request automatically
cleared upon entering the interrupt service routine.
If several input pins, connected to the same interrupt vector, are configured as interrupts, their signals are logically ANDed before entering the edge/
level detection block.
Caution: The type of sensitivity defined in the Miscellaneous or Interrupt register (if available) applies to the ei source. In case of an ANDed source
(as described on the I/O ports section), a low level
on an I/O pin configured as input with interrupt,
masks the interrupt request even in case of risingedge sensitivity.
8.3 PERIPHERAL INTERRUPTS
Different peripheral interrupt flags in the status
register are able to cause an interrupt when they
are active if both:
– The I bit of the CC register is cleared.
– The corresponding enable bit is set in the control
register.
If any of these two conditions is false, the interrupt
is latched and thus remains pending.
Clearing an interrupt request is done by:
– Writing “0” to the corresponding bit in the status
register or
– Access to the status register while the f lag i s set
followed by a read or write of an associated register.
Note: the clearing sequence resets the internal
latch. A pending interrupt (i.e. waiting for being enabled) will therefore be lost if the clear sequence is
executed.
25/140
ST72104G, ST72215G, ST72216G, ST 72254G
INTERRUPTS (Cont’d)
Figure 15. Inte rru pt P rocessing Flow chart
FROM RESET
N
N
INTER RUPT
PENDING?
Y
STACK PC, X, A, CC
SET I BIT
LOAD PC FROM INTERRUPT VECTOR
EXECUTE INSTRUCTION
RESTORE PC, X, A, CC FROM STACK
I BIT SET?
Y
FETCH NEXT INSTRUCTION
N
THIS CLEARS I BIT BY DEFAULT
IRET?
Y
Table 5. Int errupt Mappin g
N°
Source
Block
Description
RESETReset
TRAPSoft ware Interr uptnoFFFCh-FFFDh
0ei0External Interrupt Port A7..0 (C5..0
1ei1External Interrupt Port B7..0 (C5..0
1
)
1
)FFF8h-FFF9h
Register
Label
N/A
Priority
Order
Highest
Priority
2CSSClock Security System InterruptCRSR
3SPISPI Peripheral InterruptsSPISRFFF4h-FFF5h
4TIMER ATIMER A Peripheral InterruptsTASRFFF2h-FFF3h
5Not usedFFF0h-FFF1h
6TIMER BTIMER B Peripheral InterruptsTBSRnoFFEEh-FFEFh
7Not usedFFECh-FFEDh
8Not usedFFEA h-FFE Bh
9Not usedFFE8h-FFE9h
To give a large measure of flexibility to the application in terms of power consumption, three main
power saving modes are implemented in the ST7
(see Figure 16).
After a RESET the normal operating mode is selected by default (RUN mode). This mode drives
the device (CPU and embedded peripherals) by
means of a master clock which is based on the
main oscillator frequency divided by 2 (f
CPU
).
From Run mode, the different power saving
modes may be selected by setting the relevant
register bits or by calling the specific ST7 software
instruction whose action depends on the oscillator
status.
Figure 16. P ower Saving Mo de Transitions
High
RUN
SLOW
WAIT
9.2 SLOW MODE
This mode has two targets:
– To reduce power consumption by decreasing the
internal clock in the device,
– To adapt the internal clock frequency (f
CPU
) to
the available supply voltage.
SLOW mode is controlled by three bits in the
MISCR1 register: the SMS bit which enables or
disables Slow mode and two CPx bits which select
the internal slow frequency (f
CPU
).
In this mode, the oscillator frequency can be divided by 4, 8, 16 or 32 instead of 2 in norm al ope ra ting mode. The CPU and peripherals are clocked at
this lower frequency.
Note: SLOW-WAIT mode is activated when entering WAIT mode while the device is already in
SLOW mode.
Figure 17. SLOW Mode Clock Transitions
f
f
CPU
f
OSC
CP1:0
/2
/4f
OSC
0001
/8f
OSC
OSC
/2
SLOW WAIT
HALT
Low
POWER CONSUMPTION
SMS
MISCR1
NORMALRUN MODE
NEW SLOW
FREQUENCY
REQUEST
REQUEST
27/140
ST72104G, ST72215G, ST72216G, ST 72254G
POWER SAVING MODES (Cont’d)
9.3 WAIT MODE
WAIT mode places the MCU in a low power consumption mode by stopping the CPU.
This pow er s av in g mode is s elected by ca llin g the
“WFI” ST7 software instruction.
All peripherals remain active. During WAIT mode,
the I bit of the CC register is forced to 0, to enable
all interrupts. All other registers and mem ory remain unchanged. The MCU remains in WAIT
mode until an interrupt or Reset occu rs, where upon the Program Counter branc hes to the starting
address of the interrupt or Reset service routine.
The MCU will r e main in W AIT mod e unt il a Rese t
or an Interrupt occurs, causing it to wake up.
Refer to Figure 18.
Figure 18. WAIT Mode Flow-chart
OSCILLATOR
WFI INSTRUCTION
N
INTERRUPT
Y
PERIPHERALS
CPU
I BIT
N
RESET
Y
OSCILLATOR
PERIPHERALS
CPU
I BIT
4096 CPU CL OCK CYCLE
DELAY
OSCILLATOR
PERIPHERALS
CPU
I BIT
ON
ON
OFF
0
ON
OFF
ON
1
ON
ON
ON
X
1)
FETCH RESE T VECTOR
OR SERVICE INTERRUPT
Note:
1. Before servicing an interrupt, the CC register is
pushed on the stack. The I bit of the CC register is
set during the interrupt routine and cleared when
the CC register is popped.
28/140
POWER SAVING MODES (Cont’d)
ST72104G, ST72215G, ST72216G, ST72254G
9.4 HALT MODE
The HALT mode is the lowest power consumption
mode of the MCU. It is entered by executing the
ST7 HALT instruction (see Figure 20).
The MCU can exit HALT m ode on reception of either a specific interrupt (see Table 5, “Interrupt
Mapping,” on page 26) or a RESET. When exiting
HALT mode by means of a RESET or an interrupt,
the oscillator is immediately turned on and the
4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes
operation by servicing the i nterrupt or by fetching
the reset vector which woke it up (see Figure 19).
When entering HALT mode, the I bit in the CC register is forced to 0 to e nable interrupt s. Therefore,
if an interrupt is pending, the MCU wakes immediately.
In the HALT mode the m ain oscillator is t urned o ff
causing all internal processing to be stopped, including the operation of the on-chip peripherals.
All peripherals are not clocked except the ones
which get their clock supply from another clock
generator (such as an external or auxiliary oscillator).
The compatibility of Watchdog operation with
HALT mode is configured by t he “WD GHA LT” option bit of the option byte. The HALT instruction
when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see
Section 16.1 "OPTION BYTES" on page 133 for
more details).
Figure 19. HALT Mode Timing Overview
HALTRUNRUN
4096 CPU CYCLE
DELAY
Figure 20. HALT Mode Fl ow-chart
HALT INSTRUCTION
WDGHALT
1
WATCHDOG
RESET
N
INTERRUPT
Y
1)
ENABLE
0
OSCILLATOR
PERIPHERALS
CPU
I BIT
N
3)
OSCILLATOR
PERIPHERALS
CPU
I BIT
4096 CPU CL OCK CYCLE
OSCILLATOR
PERIPHERALS
CPU
I BIT
FETCH RESE T VECTOR
OR SERVIC E INTERRUPT
WATCHDO G
RESET
Y
DELAY
DISABLE
OFF
2)
OFF
OFF
0
ON
OFF
ON
1
ON
ON
ON
4)
X
HALT
INSTRUCTION
INTERRUPT
RESET
OR
FETCH
VECTOR
Notes:
1. WDGHALT is an option bit. See option byte section for more details.
2. Peripheral clocked with an external clock source
can still be active.
3. Only some spec ific interrupt s can exit the MCU
from HALT mode (su ch as ex ternal i nterrupt). Refer to Table 5, “Interrupt Mapping,” on page 26 for
more details.
4. Before servicing an interrupt, the CC register is
pushed on the stack. The I bit of the CC register is
set during the interrupt routine and cleared when
the CC register is popped.
29/140
ST72104G, ST72215G, ST72216G, ST 72254G
10 I/O P ORTS
10.1 INTRODUCTION
The I/O ports offer different functional modes:
– transfer of data through digital inputs and outputs
and for specific pins:
– external interrupt generat ion
– alterna te signal input/output for the on-chip pe-
ripherals.
An I/O port contains up to 8 pins. Each pin can be
programmed independently as digital input (with or
without interrupt generation) or digital output.
10.2 FUNCTIONAL DESCRIPTION
Each port has 2 main registers:
– Data Register (DR)
– Data Direction Register (DDR)
and one optional register:
– Option Register (OR)
Each I/O pin may be programmed using the corre-
sponding register bits in the DDR and OR registers: bit X corresponding to pin X of the port. The
same correspondence is used for the DR register.
The following description takes into account the
OR register, (for specific ports which do not provide this register refer to the I/O Port Implem entation section). The generic I/O block diagram is
shown in Figure 21
10.2.1 Input Modes
The input configuration is sele cted by clearing the
corresponding DDR register bit.
In this case, reading the DR register returns the
digital value applied to the external I/O pin.
Different input modes can be selected by software
through the OR register.
Notes:
1. Writing the DR register modifies the latc h valu e
but does not affect the pin status.
2. When switching from input to output mode, the
DR register has to be written first to drive the correct level on the pin as soon as the port is configured as an output.
External interrupt function
When an I/O is configured as Input with Interrupt,
an event on this I/O can generate an external interrupt request to the CPU.
Each pin can independent ly generate an int errupt
request. The interrupt sensitivity is independently
programmable using the sensitivity bits in the Miscellaneous register.
Each external interrupt vector is linked t o a dedicated group of I/O port pins (see pinout description
and interrupt section). If several input pins are selected simultaneously as interrupt source, these
are logically ANDed. For t his reason if one of the
interrupt pins is tied low, it masks the other ones.
In case of a floating input with interrupt configuration, special care must be taken when changing
the configuration (see Fi gure 22).
The external interrupts are hardware interrupts,
which means that the request latch (not accessible
directly by the application) is automatically cleared
when the corresponding interrupt vector is
fetched. To clear an unwanted pending interrupt
by software, the sensitivity bits in the Miscellaneous register must be modified.
10.2.2 Output Modes
The output configuration is selecte d by setting the
corresponding DDR register bit. In this case, writing the DR register applies this digital value to the
I/O pin through the latch. Then reading the DR register returns the previously stored value.
Two different output modes can be selected by
software through the OR register: Output push-pull
and open-drain.
DR register value and output pin status:
DRPush-pullOpen-drain
0V
1V
SS
DD
Vss
Floating
10.2.3 Alternate Functions
When an on-chip peripheral is configured to use a
pin, the alternate function is au tomatically selected. This alternate function takes priority over the
standard I/O programming.
When the signal is coming from an on-chip peripheral, the I/O pin is autom atically conf igured in ou tput mode (push-pull or open drain according to the
peripheral).
When the signal is goi ng to an on-chip peripheral,
the I/O pin must be configured in input mode. In
this case, the pin state is also digitally readable by
addressing the DR register.
Note: Input pull-up configuration can cause unexpected value at the input of the alternate peripheral
input. When an on-chip peripheral use a pin as input and output, this pin h as to be configured in input floating mode.
30/140
Loading...
+ 110 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.