The controller is an integrated circuit realized in BCD5 (BiCMOS-DMOS, version 5) fabrication
that provides complete control logic and protection for high performance step-down DC-DC and
niPOL converters.
It is designed to drive N-Channel MOSFETs in a synchronous rectified buck topology. The
output voltage of the converter can be precisely regulated down to 600mV with a maximum
tolerance of ±0.8% or to 1.2V, when one of the internal references is used. It is also possible to
use an external reference from 0V to 2.5V. The input voltage can range from 1.8V to 14V, while
the supply voltage can range from 4.5V to 14V. High peak current gate drivers provide for fast
switching to the external power section and the output current can be in excess of 20A,
depending on the number of the external MOSFETs used. The PWM duty cycle can range from
0% to 100% with a minimum on-time (T
with very low duty cycle and very high switching frequency.
The device provides voltage-mode control. It includes a 400KHz free-running oscillator that is
adjustable from 100KHz to 1MHz. The error amplifier features a 10MHz gain-bandwidthproduct and 5V/µs slew-rate that permits to realize high converter bandwidth for fast transient
response. The device monitors the current by using the R
side MOSFET(s), eliminating the need for a current sensing resistor and guaranteeing an
effective over-current-protection in all the application conditions. When necessary, two different
current limit protections can be externally set through two external resistors. A leading edge
adjustable blanking time is also available to avoid false over-current-protection (OCP)
interventions in every application condition. It is possible to select the HICCUP mode or the
constant current protection (L6730D) after the soft-start phase.
ON, MIN
) lower than 100ns making possible conversions
of both the high-side and low-
DS(on)
During the soft-start phase a constant current protection is provided. It is possible to select
(before the device turn-on) the sink-source or the source-only mode capability by acting on a
multifunction pin (L6730C). The L6730C disables the sink mode capability during the soft-start
in order to allow a proper start-up also in pre-biased output voltage conditions. The L6730D can
always sink current and so it can be used to supply the DDR Memory BUS termination. Other
features are Master-Slave synchronization (with 180° phase shift), Power-Good with adjustable
delay, over-voltage-protection, feed-back disconnection, selectable UVLO threshold (5V and
12V Bus) and thermal shutdown. The HTSSOP20 package allows the realization of really
compact DC/DC converters.
4/50
L6730C - L6730DSummary description
1.1 Functional description
Figure 1.Block diagram
VCC=4.5V to14V
V
=1.8V to14V
in
SS/INH
SYNCH
OSC
EAREF
PGOOD
SINK/OVP/UVLO*
TMASK
PGOOD
OCL
Monitor
Protection
and Ref
+
-
MASKING TIME
ADJUSTMENT
OCH
LDO
OSC
L6730C/D
0.6V
1.2V
-
+
FB
VCCDR
PWM
+
-
E/A
COMP
BOOT
HGATE
PHASE
LGATE
PGND
GND
Vo
Note:In the L6730D the multifunction pin is: CC/OVP/UVLO.
5/50
Electrical dataL6730C - L6730D
2 Electrical data
2.1 Maximum rating
Table 1.Absolute maximum ratings
Symbol Parameter Value Unit
V
CC
V
BOOT - VPHASE
V
HGATE - VPHASE
V
BOOT
VCC to GND and PGND, OCH, PGOOD
-0.3 to 18V
Boot Voltage0 to 6V
0 to V
BOOT
- V
PHASE
BOOT-0.3 to 24V
PHASE-1 to 18
V
PHASE
PHASE Spike, transient < 50ns (FSW = 500KHz)
-3
+24
OCH Pin
SS, FB, EAREF, SYNC, OSC, OCL, LGATE, COMP, S/O/
U, TMASK, PGOODELAY, V
CCDR
Maximum Withstanding Voltage Range
-0.3 to 6V
±1500
Test Condition: CDF-AEC-Q100-002 "Human Body Model"
OTHER PINS±2000
Acceptance Criteria: "Normal Performance"
2.2 Thermal data
Table 2.Thermal data
SymbolDescriptionHTSSOP20QFN4x4Unit
(1)
R
thJA
T
STG
T
J
T
A
1. Package mounted on demoboard
Max. Thermal Resistance Junction to ambient 5030°C/W
Storage temperature range-40 to +150°C
Junction operating temperature range-40 to +125°C
Ambient operating temperature range-40 to +85°C
V
V
VPGOOD Pin±1000
6/50
L6730C - L6730DPin connections and functions
3 Pin connections and functions
Figure 2.Pins connection (top view)
PGOOD DELAY
PGOOD DELAY
SYNCH
SYNCH
SINK/OVP/UVLO
TMASK
TMASK
GND
GND
FB
FB
COMP
COMP
SS/INH
SS/INH
EAREF
EAREF
OSC
OSC
1
1
2
2
3
3
4
4
5
5
6
6
7
7
8
8
9
9
10
10
HTSSOP20
HTSSOP20
20
20
PGOOD
PGOOD
19
19
VCC
VCC
18
18
VCCDR
VCCDR
17
17
LGATE
LGATE
16
16
PGND
PGND
15
15
BOOT
BOOT
14
14
HGATE
HGATE
13
13
PHASE
PHASE
12
12
OCH
OCH
11
11
OCL
OCL
HTSSOP20
1. In the L6730D the multifunction pin is: CC/OVP/UVLO.
Table 3.Pins connection
Pin n.NameDescription
Connecting a capacitor between this pin and ground a delay is introduced
between the trigger of the internal PGOOD comparator and the external signal
1PGOOD DELAY
rising edge. No delay can be introduced on the falling edge of the PGOOD
signal. The delay can be calculated with the following formula:
QFN 4x4 24L
2SYNCH
SINK/OVP/UVLO
L6730C
3
CC/OVP/UVLO
L6730D
()
[µs]
pFCPGDelay⋅=5.0
It is a Master-Slave pin. Two or more devices can be synchronized by simply
connecting the SYNCH pins together. The device operating with the highest
F
will be the Master. The Slave devices will operate with 180° phase shift
SW
from the Master. The best way to synchronize devices together is to set their
at the same value. If it is not used the SYNCH pin can be left floating.
F
SW
With this pin it is possible:
– To enable-disable the sink mode current capability after SS (L6730C);
– To enable-disable the constant current OCP after SS (L6730D);
– To enable-disable the latch mode for the OVP;
– To set the UVLO threshold for the 5V BUS and 12V BUS.
The device captures the analog value present at this pin at the start-up when
meets the UVLO threshold.
V
CC
7/50
Pin connections and functionsL6730C - L6730D
Table 3.Pins connection
By connecting this pin to V
4
5GNDAll the internal references are referred to this pin.
6FB
7COMP
8SS/INH
9EAREF
T
MASK
values for the leading edge blanking time on the peak-over-current-protection.
The device captures the analog value present at this pin at the start-up when
meets the UVLO threshold.
V
CC
This pin is connected to the error amplifier inverting input. Connect it to Vout
through the compensation network. This pin is also used to sense the output
voltage in order to manage the over voltage conditions and the PGood signal.
This pin is connected to the error amplifier output and is used to compensate
the voltage control loop.
The soft-start time is programmed connecting an external capacitor from this
pin and GND. The internal current generator forces a current of 10µA through
the capacitor. This pin is also used to inhibit the device: when the voltage at
this pin is lower than 0.5V the device is disabled.
It is possible to set two internal references 0.6V / 1.2V or provide an external
reference from 0V to 2.5V:
– V
– V
– V
An internal clamp limits the maximum V
captures the analog value present at this pin at the start-up when V
the UVLO threshold.
Connecting an external resistor from this pin to GND, the external frequency
can be increased according with the following equation:
from 0% to 80% of V
EAREF
from 80% to 95% of V
EAREF
from 95% to 100% of V
EAREF
or ground it is possible to select two different
CCDR
−> External Reference
CCDR
CCDR
CCDR
−> V
=1.2V
REF
−> V
=0.6V
REF
at 2.5V (typ.). The device
EAREF
meets
CC
10OSC
6
1088.9
400
Connecting a resistor from this pin to V
be lowered according with the following equation:
400
If the pin is left open, the switching frequency is 400 KHz. Normally this pin is at
a voltage of 1.2V. In OVP the pin is pulled up to 4.5V (only in latched mode).
Don’t connect a capacitor from this pin to GND.
+=
KHzFsw
CCDR
−=
KHzFsw
⋅
)(
Ω
KR
OSC
(5V), the switching frequency can
7
1001.3
⋅
)(
Ω
KR
OSC
8/50
L6730C - L6730DPin connections and functions
Table 3.Pins connection
A resistor connected from this pin to ground sets the valley- current-limit. The
valley current is sensed through the low-side MOSFET(s). The internal current
11OCL
12OCH
generator sources a current of 100µA (I
external resistor (R
). The over-current threshold is given by the following
OCL
equation:
I
VALLEY
Connecting a capacitor from this pin to GND helps in reducing the noise
injected from V
to the device, but can be a low impedance path for the high-
CC
frequency noise related to the GND. Connect a capacitor only to a “clean”
GND.
A resistor connected from this pin and the high-side MOSFET(s) drain sets the
peak-current-limit. The peak current is sensed through the high-side
MOSFET(s). The internal 100µA current generator (I
the drain through the external resistor (R
given by the following equation:
I
PEAK
) from this pin to ground through the
OCL
R
I
⋅
OCL
OCL
=
R2
⋅
DSonLS
) sinks a current from
OCH
). The over-current threshold is
OCH
R
I
⋅
OCH
OCH
=
R
DSonHS
This pin is connected to the source of the high-side MOSFET(s) and provides
13PHASE
the return path for the high-side driver. This pin monitors the drop across both
the upper and lower MOSFET(s) for the current limit together with OCH and
OCL.
14HGATEThis pin is connected to the high-side MOSFET(s) gate.
Through this pin is supplied the high-side driver. Connect a capacitor from this
15BOOT
pin to the PHASE pin and a diode from V
to this pin (cathode versus
CCDR
BOOT).
16PGND
This pin has to be connected closely to the low-side MOSFET(s) source in
order to reduce the noise injection into the device.
17LGATEThis pin is connected to the low-side MOSFET(s) gate.
18
19
V
CCDR
V
CC
5V internally regulated voltage. It is used to supply the internal drivers and as a
voltage reference. Filter it to ground with at least 1µF ceramic cap.
Supply voltage pin. The operative supply voltage range is from 4.5V to 14V.
This pin is an open collector output and it is pulled low if the output voltage is
20PGOOD
not within the specified thresholds (90%-110%). If not used it may be left
floating. Pull-up this pin to V
with a 10K resistor to obtain a logical signal.
CCDR
9/50
L6730C - L6730DElectrical characteristics
4 Electrical characteristics
V
= 12V, TA = 25°C unless otherwise specified
CC
Table 4.Electrical characteristics
Symbol Parameter Test condition Min. Typ. Max. Unit
V
supply current
CC
VCC Stand By current
I
CC
quiescent current
V
CC
Power-ON
Tu r n - O N V
5V BUS
Tu r n - O F F V
Tu r n - O N V
12V BUS
Tu r n - O F F V
Tu r n - O N V
V
V
CCDR
IN OK
Regulation
Tu r n - O F F V
V
CCDR
Soft Start and Inhibit
I
SS
Soft Start Current
thresholdV
CC
thresholdV
CC
thresholdV
CC
thresholdV
CC
threshold
OCH
threshold
OCH
voltage
OSC = open; SS to GND4.56.5
OSC= open;
HG = open, LG = open, PH=open
= 1.7V
OCH
= 1.7V
OCH
= 1.7V
OCH
= 1.7V
OCH
4.04.24.4
3.63.84.0
8.38.68.9
7.47.78.0
8.510
1.11.251.47
0.91.051.27
=5.5V to 14V
V
CC
= 1mA to 100mA
I
DR
4.555.5V
SS = 2V71013
SS = 0 to 0.5V203045
mA
V
µA
Oscillator
f
OSC
f
OSC,RT
∆V
OSC
Initial AccuracyOSC = OPEN380400420KHz
Total Accuracy
Ramp Amplitude 2.1V
Output Voltage (1.2V MODE)
V
FB
Output Voltage1.1901.21.208V
Output Voltage (0.6 MODE)
V
FB
Output Voltage 0.5970.6 0.603V
RT = 390KΩ to V
CCDR
RT = 18KΩ to GND
-1515%
10/50
L6730C - L6730DElectrical characteristics
Table 4.Electrical characteristics
Symbol Parameter Test Condition Min. Typ. Max. Unit
Error Amplifier
R
EAREF
I
FB
Ext Ref
Clamp
V
OFFSET
G
V
EAREF Input ResistanceVs. GND70100150kΩ
I.I. bias current
V
FΒ
0.2900.5µA
= 0V
2.3V
Error amplifier offsetVref = 0.6V-5+5mV
Open Loop Voltage GainGuaranteed by design100dB
GBWPGain-Bandwidth ProductGuaranteed by design10MHz
SRSlew-Rate
COMP = 10pF
Guaranteed by design
5V/µs
Gate Drivers
R
HGATE_ON
R
HGATE_OFF
R
LGATE_ON
R
LGATE_OFF
High Side Source Resistance
High Side Sink Resistance
Low Side Source Resistance
Low Side Sink Resistance
V
BOOT
V
BOOT
V
CCDR
V
CCDR
- V
- V
= 5V
= 5V
PHASE
PHASE
= 5V
= 5V
1.7Ω
1.12Ω
1.15Ω
0.6Ω
Protections
I
OCH
I
OCL
OVP
I
OSC
OCH Current Source
OCL Current Source90100110µΑ
Over Voltage Trip
(V
FB
/ V
EAREF
)
OSC Sourcing Current
= 1.7V
V
OCH
V
Rising
FB
V
= 0.6V
EAREF
V
Falling
FB
V
= 0.6V
EAREF
V
> OVP Trip V
FB
OSC
= 3V
90100110µΑ
120%
117%
30mA
Power Good
V
PGOOD
Upper Threshold
(V
FB
/ V
EAREF
)
Lower Threshold
(V
FB
/ V
EAREF
)
PGOOD Voltage Low
Rising
V
FB
V
Falling
FB
I
PGOOD
= -5mA
108110112%
889092%
0.5V
11/50
Electrical characteristicsL6730C - L6730D
Table 5.Thermal characterizations (V
CC
= 12V)
SymbolParameterTest ConditionMinTypMaxUnit
Oscillator
f
OSC
Initial Accuracy
OSC = OPEN;
=0°C~ 125°C
T
J
376400424KHz
Output Voltage (1.2V MODE)
T
= 0°C~ 125°C
V
FB
Output Voltage
J
T
= -40°C~ 125°C
J
1.1881.21.212V
1.1851.21.212V
Output Voltage (0.6V MODE)
T
= 0°C~ 125°C
V
FB
Output Voltage
J
T
= -40°C~ 125°C
J
0.5960.60.605V
0.5930.60.605V
12/50
L6730C - L6730DDevice description
5 Device description
5.1 Oscillator
The switching frequency is internally fixed to 400KHz. The internal oscillator generates the
triangular waveform for the PWM charging and discharging an internal capacitor (F
400KHz). This current can be varied using an external resistor (R
pin and GND or V
maintained at fixed voltage (typ. 1.2V), the frequency is increased (decreased) proportionally to
the current sunk (sourced) from (into) the pin. In particular, connecting R
frequency is increased (current is sunk from the pin), according to the following relationship:
in order to change the switching frequency. Since the OSC pin is
CCDR
6
1088.9
400
OSC
⋅
KR
+=
KHzFsw
Ω
(1)
)(
) connected between OSC
T
versus GND the
T
SW
=
Connecting R
the following relationship:
Switching frequency variation vs. R
Figure 3.Switching frequency variation versus R
to V
T
the frequency is reduced (current is sourced into the pin), according to
CCDR
400
−=
KHzFsw
is shown in Figure 3..
T
1500
1400
1300
1200
Rosc connected to GND
1100
1000
900
800
700
Fsw (KHz)
600
500
400
300
200
Rosc connected to Vccdr
100
0100200300400500600700800900 1000
OSC
.
T
7
1001.3
⋅
KR
Ω
(2)
)(
Rosc (KOHM )
13/50
Device descriptionL6730C - L6730D
5.2 Internal LDO
An internal LDO supplies the internal circuitry of the device. The input of this stage is the VCC
pin and the output (5V) is the V
Figure 4.LDO block diagram.
pin (see Figure 4.).
CCDR
4.5V÷ 14V
LDO
5.3 Bypassing the LDO to avoid the voltage drop with low Vcc
The LDO can be by-passed, providing directly a 5V voltage to V
V
pins must be shorted together as shown in Figure 5. V
CCDR
CCDR
least 1µF capacitor to sustain the internal LDO during the recharge of the bootstrap capacitor.
V
also represents a voltage reference for Tmask pin, S/O/U pin (L6730C) or CC/O/U pin
CCDR
(L6730D) and PGOOD pin (see Table 3: Pins connection).
If Vcc
≈ 5V the internal LDO works in dropout with an output resistance of about 1Ω.
The maximum LDO output current is about 100mA and so the output voltage drop can be
100mV: to avoid this the LDO can be bypassed.
. In this case Vcc and
CCDR
pin must be filtered with at
Figure 5.Bypassing the LDO
14/50
L6730C - L6730DDevice description
V
V
V
V
5.4 Internal and external references
It is possible to set two internal references, 0.6V and 1.2V or provide an external reference from
0V to 2.5V. The maximum value of the external reference depends on the V
the clamp operates at about 2V (typ.), while with V
greater than 5V the maximum external
CC
reference is 2.5V (typ.).
●V
●V
●V
from 0% to 80% of V
EAREF
from 80% to 95% of V
EAREF
from 95% to 100% of V
EAREF
−> External reference
CCDR
−> V
CCDR
CCDR
−> V
REF
REF
= 1.2V
= 0.6V
Providing an external reference from 0V to 450mV the output voltage will be regulated but
some restrictions must be considered:
●The minimum OVP threshold is set at 300mV;
●The under-voltage-protection doesn’t work;
●The PGOOD signal remains low;
To set the resistor divider it must be considered that a 100K pull-down resistor is integrated into
the device (see Figure 6.). Finally it must be taken into account that the voltage at the EAREF
pin is captured by the device at the start-up when Vcc is about 4V.
: with VCC = 4V
CC
5.5 Error amplifier
Figure 6.Error amplifier reference
CCDR
EAREF
100K
0.6
1.2
EXT
2.5
Error Amplifier Ref.
15/50
Loading...
+ 35 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.