• Connectable directly with Sony's SCSI controller
CXD1185CQ.
CXD1803AQCXD1803AR
100 pin QFP (Plastic) 100 pin LQFP (Plastic)
Absolute Maximum Ratings (Ta=25°C)
• Supply voltageVDD–0.5 to +7.0V
• Input voltageVI–0.5 to VDD +0.5 V
• Output voltageVI–0.5 to VDD +0.5 V
• Operating temperature Topr–20 to +75°C
• Storage temperatureTstg–55 to +150°C
Recommended Operating Conditions
• Supply voltageVDD
+3.5 to +5.5 (+5.0 typ.) V
• Operating temperature Topr–20 to +75°C
Applications
CD-ROM drives
Structure
Silicon gate CMOS IC
Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by
any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the
operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.
—1—
E94Y31-TE
SD0-7
26
27
DMA FIFO
30
CXD1803AQ/AR
XSRD
XSWR
SDRQ
XSAC
|
34
36
24
37
25
HOST I/F
38
ADPCM DECODER
23
TD0-5
96
|
100
DAC I/F
DIGITAL FILETER
95
94
93
92
91
88
MUTE
BCKO
WCKO
LRCO
EMP DATO
MDB0-7,P
XMWR
XMOE
DRAM
XME1
XME0
MA0-16
66—70,72—75
64
63
21
62
57
DMA
SEQUENCER
ADDRESS GEN
PRIORITY
RESOLVER
DESCRAMBLER
SYNC CONTROL
CDP I/F
ECC
CORRECTOR
GALOIS FIELD
SYNDROME GEN
C
L G
Sub CPU I/F
O E
C N
K
A0-A4
17–20,22
16
XINT
14
XWR
13
XRD
12
XCS
D0-7
1,2,5–8,10,11
39,41—46,48—52,55,56,58,59,61
3
Block Diagram
28
53
VDD
78
4, 9
15,21
29,35
40,47
54,60
GND
65,71
79,90
84
LRCK
85
DATA
86
BCLK
—2—
87
C2PO
76
XTL2
77
XTL1
82
CKSL
83
RMCK
CLK
80
81
HCLK
89
XRST
The pin numbers in the diagram are for the CXD1803AQ.
Pin Description
CXD1803AQ/AR
Pin No.
QR
199D0I/OSub CPU data bus
2100D1I/OSub CPU data bus
31 VDD—Power supply (+5 V)
42GND—Ground
53D2I/OSub CPU data bus
64D3I/OSub CPU data bus
75D4I/OSub CPU data bus
86D5I/OSub CPU data bus
97GND—Ground
108D6I/OSub CPU data bus
119D7I/OSub CPU data bus
1210XCSIIC select negative logic signal from sub CPU
1311XRDIStrobe negative logic signal to read this IC internal register from sub CPU
1412XWRIStrobe negative logic signal to write this IC internal register from sub CPU
1513GND—Ground
1614XINTOInterrupt request negative logic signal from IC to sub CPU
1715A0ISub CPU address
1816A1ISub CPU address
1917A2ISub CPU address
2018A3ISub CPU address
2119DRAMIMemory type selection signal. High: DRAM, Low: SRAM
2220A4ISub CPU address
2321TD0I/OTest input/output
2422XSRDOStrobe negative logic signal to read SCSI controller internal register
2523XSWROStrobe negative logic signal to write SCSI controller internal register
2624SD0I/OSCSI controller data bus
2725SD1I/OSCSI controller data bus
2826VDD—Power supply (+5 V)
2927GND—Ground
3028SD2I/OSCSI controller data bus
3129SD3I/OSCSI controller data bus
3230SD4I/OSCSI controller data bus
3331SD5I/OSCSI controller data bus
3432SD6I/OSCSI controller data bus
6462XMWROBuffer memory write enable negative logic signal
6563GND—Ground
6664MDB0I/OBuffer memory data bus
6765MDB1I/OBuffer memory data bus
SymbolI/ODescription
MA16
XRASDRAM RAS signal
XMOE
XCASDRAM CAS signal
Buffer memory address
O
Buffer memory output enable negative logic signal
O
—4—
CXD1803AQ/AR
Pin No.
QR
6866MDB2I/OBuffer memory data bus
6967MDB3I/OBuffer memory data bus
7068MDB4I/OBuffer memory data bus
7169GND—Ground
7270MDB5I/OBuffer memory data bus
7371MDB6I/OBuffer memory data bus
7472MDB7I/OBuffer memory data bus
7573MDBPI/OBuffer memory data bus (for error flag)
7674XTL2OCrystal oscillation circuit output
7775XTL1ICrystal oscillation circuit input (16.9344 MHz)
7876VDD—Power supply (+5 V)
7977GND—Ground
8078CLKO16.9344 MHz clock output
8179HCLKO8.4672 MHz clock output
8280CKSLIClock select signal for CD-ROM decoder
8381RMCKIClock signal for CD-ROM decoder
8482LRCKILR clock signal from CD DSP (for discriminating L, R channels )
8583DATAIData signal from CD DSP
8684BCLKIDATA pin strobe clock signal (bit clock)
8785C2POIError flag (C2 pointer) positive logic signal from CD DSP
8886EMPIEmphasis on positive logic signal from CD DSP
8987XRSTIReset negative logic signal
9088GND—Ground
9189DATOOData signal to DAC (D/A converter)
9290LRCOOLR clock signal to DAC
9391WCKOOWord lock signal to DAC
9492BCKOOBit clock signal to DAC
9593MUTEOMute positive logic signal
9694TD5I/OTest input/output
9795TD4I/OTest input/output
9896TD3I/OTest input/output
9997TD2I/OTest input/output
10098TD1I/OTest input/output
SymbolI/ODescription
Note:The pin numbers in the column "Q" are for the CXD1803AQ, and those in the column "R" are for the
CXD1803AR.
—5—
CXD1803AQ/AR
Electrical Characteristics
DC Characteristics(VDD = 5 V ± 10%, VSS = 0 V, Topr = –20 - 75°C)
ItemSymbolConditionsMin.Typ.Max.Unit
TTL input level pin ∗1
High level input voltage
TTL input level pin ∗1
Low level input voltage
CMOS input level pin ∗2
High level input voltage
CMOS input level pin ∗2
Low level input voltage
CMOS Schmitt input level pin ∗3
High level input voltage
CMOS Schmitt input level pin ∗3
Low level input voltage
CMOS Schmitt input level pin ∗3
Input voltage hysteresis
TTL Schmitt input level pin ∗4
High level input voltage
TTL Schmitt input level pin ∗4
Low level input voltage
TTL Schmitt input level pin ∗4
Input voltage hysteresis
Bidirectional pin with pull-up resistor ∗5
Input current
Pin with pull-up resistor ∗6
Input current
IH12.2V
V
IL10.8V
V
IH20.7VDDV
V
IL20.3VDDV
V
IH40.8VDDV
V
IL40.2VDDV
V
IH4 to VIL40.6V
V
IH52.2VV
V
IL50.8VV
V
IH4 to VIL40.4V
V
IL3VIN=0V–90–200–440µA
I
IL4VIN=0V–40–100–240µA
I
High level output voltage ∗7 VOH1IOH=–2mAVDD-0.8V
Low level output voltage ∗7 V
Input leakage current ∗8II1
Output leakage current ∗9IOZ
Oscillation cell ∗10 high level input voltage V
Oscillation cell low level input voltage V
Oscillation cell logic threshold valueLV
Oscillation cell feedback resistance valueRFB
Oscillation cell
High level output voltage
Oscillation cell
Low level output voltage
OL1IOL=–4mA0.4V
VIN=VSS
or V
DD
High-impedance
state
IH40.7VDDV
IL40.3VDDV
TH0.5VDDV
VIN=VSS
or V
DD
OH2IOH=–3mA0.5VDDV
V
OL2IOL=3mA0.5VDDV
V
–1010µA
–4040µA
250K1M2.5MΩ
—6—
DC Characteristics
ItemSymbolConditionsMin.Typ.Max.Unit
CXD1803AQ/AR
(VDD = 3.5 V, VSS = 0 V, Topr = –20 - 75°C)
TTL input level pin ∗1
High level input voltage
TTL input level pin ∗1
Low level input voltage
CMOS input level pin ∗2
High level input voltage
CMOS input level pin ∗2
Low level input voltage
CMOS Schmitt input level pin ∗3
High level input voltage
CMOS Schmitt input level pin ∗3
Low level input voltage
CMOS Schmitt input level pin ∗3
Input voltage hysteresis
TTL Schmitt input level pin ∗4
High level input voltage
TTL Schmitt input level pin ∗4
Low level input voltage
TTL Schmitt input level pin ∗4
Input voltage hysteresis
Bidirectional pin with pull-up resistor ∗5
Input current
Pin with pull-up resistor ∗6
Input current
IH12.2V
V
IL10.6V
V
IH20.7VDDV
V
IL20.3VDDV
V
IH40.8VDDV
V
IL40.2VDDV
V
IH4 to VIL40.5V
V
IH52.2VV
V
IL50.6VV
V
IH5 to VIL40.3V
V
IL3VIN=0V–20–50–110µA
I
IL4VIN=0V–10–25–60µA
I
High level output voltage ∗7VOH1IOH=–1.6mAVDD-0.8V
Low level output voltage ∗7V
Input leakage current ∗8 II1
Output leakage current ∗9IOZ
Oscillation cell ∗10 high level input voltageV
Oscillation cell low level input voltage V
Oscillation cell logic threshold valueLV
Oscillation cell feedback resistance valueRFB
Oscillation cell
High level output voltage
Oscillation cell
Low level output voltage
OL1IOL=3.2mA0.4V
VIN=VSS
or V
DD
High-impedance
state
IH40.7VDDV
IL40.3VDDV
TH0.5VDDV
VIN=VSS
or V
DD
OH2IOH=–1.3mA0.5VDDV
V
OL2IOL=1.3mA0.5VDDV
V
–1010µA
–4040µA
1.2M2.5M5MΩ
—7—
CXD1803AQ/AR
∗
1. D7 to 0, A4 to 0, XWR, XRD, XCS, MDB7 to 0, MDBP, SD7 to 0, TD7 to 0
AC Characteristics (VDD = 5 V±10%, VSS = 0 V, Topr = –20 to 75°C, output load = 50 pF)
The values in parentheses on the tables for VDD = 3.5 V, VSS = 0 V, Topr = –20 to 75°C, output load = 50 pF.
Those without parentheses for VDD = 5 V±10% and 3.5 V.
1. Sub CPU Interface
(1) Read
A0
Thar
XCS
Trrl
XRD
D7-0
Tsar
Tdrd
Tfrd
ItemSymbolMin.Typ.Max.Unit
Address setup time (for XCS & XRD ↓)Tsar30 (70)ns
Address hold time (for XCS & XRD ↑) Thar20 (50)ns
Data delay time (for XCS & XRD↓)Tdrd60 (100)ns
Data float time (for XCS & XRD ↑)Tfrd015 (25)ns
Low level XRD pulse widthTrrl100 (150)ns
Note) "&" indicates "AND".
(2) Write
A0
XCS
Twwl
XWR
Thaw
D7-0
Tsaw
Tsdw
Thdw
ItemSymbolMin.Typ.Max.Unit
Address setup time (for XCS & XWR ↓)Tsaw30 (70) ns
Address hold time (for XCS & XWR ↑)Thaw20 (50) ns
Data setup time (for XCS & XWR ↓)Tsdw40 (70) ns
Data hold time (for XCS & XWR ↑)Thdw10 (30) ns
Low level XWR pulse widthTwwl50 (80) ns
—9—
2. CD DSP Interface
BCKRED='H'
BCLK
DATA
LRCK
Tbck
Tsb1 Thb1
CXD1803AQ/AR
Tbck
C2PO
BCKRED='L'
BCLK
DATA
LRCK
C2PO
Tbck
Tsb1 Thb1
Thb2
Tbck
Thb2
Tsb2
Tsb2
ItemSymbolMin.Typ.Max.Unit
BCLK frequencyFbck11.3MHz
BCLK pulse widthTbck88ns
DATA setup time (for BCLK)Tsb120ns
DATA hold time (for BCLK)Thb120ns
LRCK, C2PO setup time (for BCLK)Tsb220ns
LRCK, C2PO hold time (for BCLK)Thb220ns
—10—
3. DRAM Interface
(1) Read
CXD1803AQ/AR
Trc
XRAS
XCAS
MA9-0
XMWR
MDB7-0, P
(2) Write
XRAS
XCAS
Tras
Trcd Tcas
Tasr
Tasr Trah Tasc Tcah
Trah Tasc Tcah
RowColumn
Tcdd
Trdd
Trc
Tras
Trcd Tcas
Tcdh
'H'
MA9-0
XMWR
MDB7-0, P
RowColumn
Twcs Twch
Tds
Tdh
—11—
CXD1803AQ/AR
ItemSymbolMin.Typ.Max.Unit
Random read/write cycle timeTrc4Twns
RAS pulse widthTras2Twns
RAS CAS delay timeTrcdTwns
CAS pulse widthTcasTwns
Row address setup timeTasr10ns
Row address hold timeTrah20ns
Column address setup timeTasc0ns
Column address hold timeTcah20ns
Delay time from RASTrdd2Tw-20ns
Delay time from CASTcddTw-20ns
Hold time from CASTcdh0ns
Write command setup timeTwcs10ns
Write command hold timeTwcs20ns
Data output setup timeTdsTwns
Data output hold timeTdsTwns
—12—
4. SRAM Interface
(1) Read
MA16-0
CXD1803AQ/AR
XMOE
MDB7-0,P
Taso
Trrl
Tsdo Thod
Thoa
XMWR='H'
ItemSymbolMin.Typ.Max.Unit
Address setup time (for XMOE ↓) TsaoTw-30ns
Address hold time (for XMOE ↑)ThoaTw-10ns
Data setup time (for XMOE ↑)Tsdo50 (100) ns
Data hold time (for XMOE ↑)Thod10 (20) ns
Low level XMOE pulse widthTrrl2Twns
(2) Write
MA16-0
XMWR
MDB7-0,P
Tsaw
Twwl
Tdwd Tfwd
Thwa
XMOE='H'
ItemSymbolMin.Typ.Max.Unit
Address setup time (for XMWR ↓)TsawTw-30ns
Address hold time (for XMWR ↑)ThwaTw-10ns
Data delay time (for XMWR ↓)Tdwd10ns
Data float time (for XMWR ↑)Tfwd10ns
Low level XMMR pulse widthTwwl2Twns
—13—
5. SCSI Controller Interface
(1) Read
SDRQ
CXD1803AQ/AR
Tsdq
XSAC
XSRD
SD7 to 0
Tdaw
Tdda
Tdar
Twwl
Trrl
Tsdr Thdr
Tasc
ItemSymbolMin.Typ.Max.Unit
XSAC fall time (for SDRQ ↑)Tdda5×Twns
XSRD delay time (for XSAC ↓)Tdaw0ns
XSAC delay time (for XSRD ↑)TdarTwns
Data setup time (for XSRD ↓)Tsdr20 (60) ns
Data hold time (for XSRD ↑)Thdr10 (30) ns
Low level XSRD pulse widthTrrlT1ns
SDRQ setup time (for XSAC ↑)Tsdq15 (30) ns
XSAC fall time (for XSAC ↑)TsacTwns
—14—
Loading...
+ 32 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.