Integrated VCOs, Loop Filters,
Varactors, and Resonators
!
Minimal External Components
Required
!
Fast Settling Time: 140 µs
!
Low Phase Noise
!
Programmable Power Down Modes
!
1 µA Standby Current
!
18 mA Typical Supply Current
!
2.7 V to 3.6 V Operation
!
Packages: 24-Pin TSSOP and
28-Pin MLP
Applications
!
GSM, DCS1800, and PCS1900
Cellular Telephones
!
GPRS Data Terminals
!
HSCSD Data Terminals
Description
The Si4133G is a monolithic integrated circuit that performs both IF and
dual-band RF synthesis for GSM and GPRS wireless communications
applications. Th e Si4133G includes th ree VCOs, loop fi lters, reference and
VCO dividers, and phase detectors. Divider and power down settings are
programmable through a three-wi re serial interface.
Note: All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions.
Typical values apply at 3.0 V and an operating temperature of 25°C unless otherwise stated.
Table 2. Absolute Maximum Ratings
1,2
DD
A
(V
(V
DDR
DDI
– V
– V
∆
DDD
DDD
),
)
–202585°C
2.73.03.6V
–0.3—0.3V
ParameterSymbolValueUnit
DC Supply VoltageV
Input Current
Input Voltage
3
3
Storage Temperature RangeT
Notes:
1. Permanent device damage may occur if the above Absolute Maximum Ratings are exceeded. Functional operation
should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute
maximum rating conditions for extended periods may affect device reliability.
2. This device is a high performan ce RF integrated circ uit with an ESD rating of < 2 kV. Handling and assembly of
this device should only be done at ESD-protected workstations.
3. For signals SCLK, SDATA, SENB, PWDNB and XIN.
I
V
DD
IN
IN
STG
–0.5 to 4.0V
±10mA
–0.3 to VDD+0.3V
–55 to 150
o
C
4Rev. 1.1
Si4133G
Table 3. DC Characteristics
(VDD = 2.7 to 3.6 V, TA = –20 to 85°C
ParameterSymbolTest ConditionMinTypMaxUnit
Typical Supply Current
RF1 Mode Supply Current
RF2 Mode Supply Current
IF Mode Supply Current
1
1
1
1
Standby CurrentPWDNB = 0—1—µA
High Level Input Voltage
Low Level Input Voltage
High Level Input Current
Low Level Input Current
High Level Output Voltage
Low Level Output Voltage
Notes:
1. RF1 = 1.55 GHz, RF2 = 1.2 GHz, IF = 800 MHz
2. For signals SCLK, SDATA, SENB, and PWDNB.
3. For signal AUXOUT.
2
2
2
2
3
3
V
IH
V
IL
I
IH
I
IL
V
OH
V
OL
RF1 and IF Operating—1831mA
—1317mA
—1217mA
—1014mA
0.7 V
DD
——V
——0.3 VDDV
=
V
V
V
V
IH
= 3.6 V
DD
=
IL
=
DD
3.6 V,
0V,
3.6 V
–10—10µA
–10—10µA
IOH = –500 µAVDD–0.4——V
IOH = 500 µA——0.4V
Rev. 1.15
Si4133G
Table 4. Serial Interface Timing
(VDD = 2.7 to 3.6 V, TA = –20 to 85°C)
Parameter
1
SCLK Cycle Timet
SCLK Rise Timet
SCLK Fall Timet
SCLK High Timet
SCLK Low Timet
SDATA Setup Time to SCLK↑
SDATA Hold Time from SCLK↑
SENB↓ to SCLK↑ Delay Time
SCLK↑ to SENB↑ Delay Time
SENB↑ to SCLK↑ Delay Time