The VNN3NV04, VNS3NV04, VND3NV04
VND3NV04-1, are mon ol ithi c devic es desi g ned in
STMicroelectronics VIPower M0-3 Technology,
BLOCK DIAGRAM
2
3
2
1
SOT-223
3
1
TO252 (DPAK)
ORDER CODES:
SOT-223
SO-8
TO-252 (DPAK)
TO-251 (IPAK)
SO-8
1
TO251 (IPAK)
VNN3NV04
VNS3NV04
VND3NV04
VND3NV04-1
3
2
intended for replacement of standard Power
MOSFETS from DC up to 50KHz applications.
Built in thermal shutdown, l inear curren t limitation
and overvoltage clamp protect the chip in harsh
environments.
Fault feedback can be de tected by mon itori ng the
voltage at the input pin.
DRAIN
2
INPUT
1
Februa ry 20031/21
Gate
Control
Over
Temperature
Overvoltage
Clamp
Linear
Current
Limiter
3
SOURCE
FC01000
VNN3NV04 / VNS3NV04 / VND3NV04 / VND3NV04-1
ABSOLUTE MAXIMUM RATI NG
SymbolParameter
Drain-source Voltage (VIN=0V)Intern ally Clam p edV
Input VoltageInternally ClampedV
IN
Input Current +/-20mA
Minimum I nput Series Impedance220Ω
Drain Current Internally LimitedA
Reverse DC Output Current -5.5A
Electros tatic Discharge (R=1.5KΩ, C=100pF)4000V
Electros tatic Discharge on output pin only
(R=330Ω, C=150pF)
Total Dissipation at Tc=25°C78.335W
(*) Pulsed: Pu ls e duration = 300µs, duty c y c le 1.5%
Drain Current LimitVIN=5V; VDS=13V 3.557A
=5V; VDS=13V
Step Response Current
Limit
Overtemperature
jsh
Shutdown
Overtemperature Reset135°C
jrs
Fault Sink CurrentVIN=5V; VDS=13V; Tj=T
gf
Sing l e Pu lse
as
Avala nche Energy
V
IN
starti ng T
V
IN
=25°C; VDD=24V
j
=5V R
gen=RIN MIN
(see figures 3 & 4)
jsh
=220Ω; L=24mH
10µs
150175200°C
101520mA
100mJ
4/21
2
VNN3NV04 / VNS3NV04 / VND3NV04 / VND3NV04-1
PROTECTION FEATURES
During normal operation, the INPUT pin is
electrically connected to the gate of the internal
power MOSFET through a low impedance path.
The device then behaves like a standard power
MOSFET and can be used as a switch from DC up
to 50KHz. The only difference from the user’s
standpoint is that a small DC current I
100µA) flows into the INPUT pin in order to supply
ISS
(typ.
the internal circuitry.
The de vice integrates:
- OVERVOLTAGE CLAMP PROTECTION:
internally set at 45V, along with the rugged
avalanche characteristics o f the Power MOSFET
stage giv e this device unrivall ed ruggedne ss and
energy handl ing capability. This feat ure is mainly
important when driving inductive loads.
- LINEAR CURRENT LIMITER CIRCUIT:
limits the drain current ID to I
INPUT pin voltages. When the current limiter is
whatever the
lim
active, the device operates in the linear region, so
power dissipation may exceed the capability of the
heatsink. Both case and junction temperatures
increase, and if this phase lasts long enough,
junction temperature may reach the
overtemperature threshold T
jsh
.
- OVERTEMPERATURE AND SHORT CIRCUIT
PROTECTION:
these are based on sensing the chip t emperatur e
and are not dependen t on the input voltage. The
location o f t he s ensing el emen t on the c h ip i n t he
power stage area ensures fast, accurate detection
of the junction temperature. Overtemperature
cutout occurs in the range 150 to 190 °C, a typical
value being 170 °C. The device is auto matically
restarted when the chip temp eratu re fall s of about
15°C below shut-down temperature.
- STATUS FEEDBACK:
in the case of an overtem perature fault cond ition
(Tj > T
current Igf through the INPUT pin in order to
), the device tries to sink a diagnostic
jsh
indicate fault condition. If driven from a low
impedance source, this current may be used in
order to warn the control circuit of a device
shutdown. If the drive imped ance is high enough
so that the INPUT p in dri ver is no t abl e to su pply
the current Igf, the INPUT pin will fall to 0V. This
will not however affect the device operation:
no requirement is put on the current capability
of the INPUT pin driver except to be able to
supply the normal operation drive current I
ISS
Additional features of this device are ESD
protection according to the Human Body model
and the ability to be driven from a TTL Logic
circuit.
.
5/21
VNN3NV04 / VNS3NV04 / VND3NV04 / VND3NV04-1
Fig.1: Switching Time Test Circuit for Resistive Load
V
gen
I
D
90%
V
D
R
gen
t
r
t
V
gen
d(on)t
Fig.2: Test Circuit for Diode Recovery Times
A
D
I
OMNIFET
S
220Ω
B
10%
R
gen
FAST
DIODE
d(off)
I
t
f
A
B
OMNIFET
L=100uH
D
t
t
V
DD
6/21
1
V
gen
S
8.5 Ω
VNN3NV04 / VNS3NV04 / VND3NV04 / VND3NV04-1
Thermal Impedance for DPAK/IPAKThermal Impedance for SOT-223
7/21
Loading...
+ 14 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.