FUNCTIONAL DESCRIPTION
POWER-UP
When power is first applied, power-on reset cir-
cuitry initializes the device and places it into
the power-down mode. All non-essential circuits
are deactivatedand the D
X
and VFRO outputs are
put in high impedance states. To power-up the
device, a logical low level or clock must be applied to the MCLK
R
/PDN pin and FSXand/or FS
R
pulses must be present. Thus, 2 power-down
control modes are available. The first is to pull the
MCLK
R
/PDN pin high ; the alternative is to hold
both FS
X
and FSRinputs continuously low. The
device will power-down approximately 2 ms after
the last FS
X
or FSRpulse. Power-up will occur on
the first FS
X
or FSRpulse. The TRI-STATE PCM
data output, D
X
, will remain in the high impedance
state until the secondFS
X
pulse.
SYNCHRONOUS OPERATION
For synchronous operation, the same master
clock and bit clock should be used for both the
transmit and receive directions. In this mode, a
clock must be applied to MCLK
X
and the
MCLK
R
/PDN pin can be used as a power-down
control. A low level on MCLK
R
/PDN powers up
the device and a high level powers down the device. In either case, MCLK
X
will be selected as
the master clock for both the transmit and receive
circuits.A bit clock must also be applied to BCLK
X
and the BCLKR/CKSEL can be used to select the
proper internal divider for a master clock of 1.536
MHz, 1.544 MHz or 2.048 MHz. For 1.544 MHz
operation, the device automatically compensates
for the 193rd clock pulse each frame. With a fixed
level on the BCLK
R
/CLKSEL pin, BCLKXwill be
selected as the bit clock for both the transmit and
receive directions. Table 1 indicates the frequencies of operation which can be selected, depending on the state of BCLK
R
/CLKSEL. In this syn-
chronous mode, the bit clock, BCLK
X
, may be
from 64 kHz to 2.048 MHz, but must be synchronous with MCLK
X
.
Each FS
X
pulse begins the encoding cycle and
the PCM data from the previous encode cycle is
shifted out of the enabled D
X
output on the posi-
tive edge of BCLK
X
. After 8 bit clock periods, the
TRI-STATE D
X
output is returned to a high im-
pedance state. With and FS
R
pulse, PCM data is
latched via the D
R
input on the negative edge of
BCLK
X
(or BCLKRif running). FSXand FSRmust
be synchronouswith MCLK
X/R
.
ASYNCHRONOUSOPERATION
For asynchronous operation, separate transmit
and receive clocks may be applied, MCLK
X
and
MCLK
R
must be 2.048 MHz for the ETC5057, or
1.536 MHz, 1.544 MHz for the ETC5054, and
need not be synchronous. For best transmission
performance, however, MCLK
R
should be syn-
chronous with MCLK
X
, which is easily achieved
by applying only static logic levels to the
MCLK
R
/PDN pin. This will automatically connect
MCLK
X
to all internal MCLKRfunctions (see pin
description).For 1.544 MHz operation, the device
automatically compensates for the 193rd clock
pulse each frame. FS
X
startseach encoding cycle
and must be synchronous with MCLK
X
and
BCLK
X
.FSRstartseach decoding cycle and must
be synchronous with BCLK
R
. BCLKRmust be a
clock, the logic levels shown in table 1 are not
valid in asynchronous mode. BCLK
X
and BCLK
R
may operate from 64 kHz to 2.048 MHz.
SHORTFRAME SYNC OPERATION
The device can utilize either a short frame sync
pulse or a long frame sync pulse. Upon power initialization, the device assumes a short frame
mode. In this mode, both frame sync pulses, FS
X
and FSR, must be one bit clock period long, with
timing relationships specifiedin figure 2. With FS
X
high during a falling edge of BCLKXthe next rising edge of BCLK
X
enables the DXTRI-STATE
output buffer, which will output the sign bit. The
followingseven rising edges clock out the remaining seven bits, and the next falling edge disables
the D
X
output.With FSRhigh during a fallingedge
of BCLK
R
(BCLKXin synchronous mode), the
next falling edge of BCLK
R
latchesin the sign bit.
The following seven falling edges latch in the
seven remaining bits. Both devices may utilize the
short frame sync pulse in synchronous or asynchronousoperatingmode.
LONGFRAME SYNC OPERATION
To use the long frame mode, both the frame sync
pulses, FS
X
and FSR, must be three or more bit
clock periodslong, with timing relationships specified in figure 3. Basedon the transmit frame sync,
FS
X
, the device will sense whether short or long
frame sync pulses are being used. For 64 kHz operation,the frame sync pulse must be kept low for
a minimum of 160 ns (see fig. 1). The D
X
TRISTATE output buffer is enabled with the rising
edge of FS
X
or the rising edge of BCLKX, whichever comes later, and the first bit clocked out is
the sign bit. The following seven BCLK
X
rising
Table 1:SelectionofMasterClockFrequencies.
BCLKR/CLKSEL
Master Clock Frequency
Selected
ETC5057 ETC5054
Clocked
0
1 (or open circuit)
2.048 MHz
1.536 MHz or
1.544 MHz
2.048 MHz
1.536 MHz or
1.544 MHz
2.048 MHz
1.536 MHz or
1.544 MHz
ETC5054 - ETC5057
4/18