Samsung KM44C4103CSL-6, KM44C4103CSL-5, KM44C4103CS-6, KM44C4103CS-5, KM44C4103CK-6 Datasheet

...
CMOS DRAMKM44C4003C, KM44C4103C
This is a family of 4,194,304 x 4 bit Quad CAS with Fast Page Mode CMOS DRAMs. Fast Page Mode offers high speed random access of memory cells within the same row. Refresh cycle (2K Ref. or 4K Ref.), access time (-5 or -6), power consumption(Normal or Low power) and package type(SOJ or TSOP-II) are optional features of this family. All of this family have CAS-before-RAS refresh, RAS-only refresh and Hidden refresh capabilities. Furthermore, Self-refresh operation is available in L-version. Four separate CAS pins provide for seperate I/O operation allowing this device to operate in parity mode. This 4Mx4 Fast Page Mode Quad CAS DRAM family is fabricated using Samsungs advanced CMOS process to realize high band­width, low power consumption and high reliability.
Part Identification
- KM44C4003C/C-L (5V, 4K Ref.)
- KM44C4103C/C-L (5V, 2K Ref.)
Fast Page Mode operation
Four seperate CAS pins provide for separate I/O operation
CAS-before-RAS refresh capability
RAS-only and Hidden refresh capability
Self-refresh capability (L-ver only)
Fast paralleltest mode capability
TTL compatible inputs and outputs
Early Write or output enable controlled write
JEDEC Standard pinout
Available in Plastic SOJ and TSOP(II) packages
Single +5V±10% power supply
Control Clocks
RAS
CAS0 - 3
W
Vcc Vss
DQ0
to
DQ3
A0-A11
(A0 - A10)*1
A0 - A9
(A0 - A10)*1
Memory Array
4,194,304 x 4
Cells
SAMSUNG ELECTRONICS CO., LTD. reserves the right to change products and specifications without notice.
4M x 4Bit CMOS Quad CAS DRAM with Fast Page Mode
DESCRIPTION
FEATURES
FUNCTIONAL BLOCK DIAGRAM
Refresh Cycles Part
NO.
Refresh
cycle
Refresh period
Normal L-ver
C4003C 4K 64ms
128ms
C4103C 2K 32ms
Performance Range
Speed
tRAC tCAC tRC tPC
Remark
-5 50ns 13ns 90ns 35ns 5V/3.3V
-6 60ns 15ns 110ns 40ns 5V/3.3V
Active Power Dissipation
Speed
Refresh Cycle
4K 2K
-5 495 605
-6 440 550
Unit : mW
Sense Amps & I/O
Data out
Buffer
Data in
Buffer
OE
Note) *1 : 2K Refresh
Col. Address Buffer
Row Address Buffer
Refresh Counter
Refresh Control
Refresh Timer
Column Decoder
Row Decoder
VBB Generator
CMOS DRAMKM44C4003C, KM44C4103C
PIN CONFIGURATION (Top Views)
Pin Name Pin Function
A0 - A11 Address Inputs (4K Product) A0 - A10 Address Inputs (2K Product)
DQ0 - 3 Data In/Out
VSS Ground
RAS Row Address Strobe
CAS0~CAS3 Column Address Strobe
W Read/Write Input
OE Data Output Enable VCC Power(+5.0V) N.C No Connection
VCC DQ0 DQ1
W
RAS
*A11(N.C)
CAS0 CAS1
A10
A0 A1 A2 A3
VCC
VSS DQ3 DQ2 CAS3 OE A9 CAS2 N.C A8 A7 A6 A5 A4 VSS
1 2 3 4 5 6 7 8 9 10 11 12 13 14
28 27 26 25 24 23 22 21 20 19 18 17 16 15
VCC DQ0 DQ1
W
RAS
*A11(N.C)
CAS0 CAS1
A10
A0 A1 A2 A3
VCC
VSS DQ3 DQ2 CAS3 OE A9 CAS2 N.C A8 A7 A6 A5 A4 VSS
1 2 3 4 5 6 7 8 9 10 11 12 13 14
28 27 26 25 24 23 22 21 20 19 18 17 16 15
*A11 is N.C for KM44C4103C(5V, 2K Ref. product) K : 300mil 28 SOJ
S : 300mil 28 TSOP II
KM44C40(1)03CK
KM44C40(1)03CS
CMOS DRAMKM44C4003C, KM44C4103C
ABSOLUTE MAXIMUM RATINGS
* Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted
to the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
Parameter Symbol Rating Units
Voltage on any pin relative to VSS VIN,VOUT -1.0 to +7.0 V Voltage on VCC supply relative to VSS VCC Inputs -1.0 to +7.0 V Storage Temperature Tstg -55 to +150 °C Power Dissipation PD 1 W Short Circuit Output Current IOS 50 mA
RECOMMENDED OPERATING CONDITIONS (Voltage referenced to Vss, TA= 0 to 70°C)
*1 : VCC+2.0V/20ns, Pulse width is measured at VCC *2 : -2.0/20ns, Pulse width is measured at VSS
Parameter Symbol Min Typ Max Units
Supply Voltage VCC 4.5 5.0 5.5 V Ground VSS 0 0 0 V Input High Voltage VIH 2.4 -
VCC+1.0
*1
V
Input Low Voltage VIL
-1.0
*2
- 0.8 V
DC AND OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted.)
Parameter Symbol Min Max Units
Input Leakage Current (Any input 0≤VIN≤VIN+0.5V, all other input pins not under test=0 Volt)
II(L) -5 5 uA
Output Leakage Current (Data out is disabled, 0V≤VOUT≤VCC)
IO(L) -5 5 uA
Output High Voltage Level(IOH=-5mA) VOH 2.4 - V Output Low Voltage Level(IOL=4.2mA) VOL - 0.4 V
CMOS DRAMKM44C4003C, KM44C4103C
*Note :
ICC1, ICC3, ICC4 and ICC6 are dependent on output loading and cycle rates. Specified values are obtained with the output open. ICC is specified as an average current. In ICC1, ICC3 and ICC6 address can be changed maximum once while RAS=VIL. In ICC4, address can be changed maximum once within one fast page mode cycle time, tPC.
DC AND OPERATING CHARACTERISTICS (Continued)
ICC1* : Operating Current (RAS and CAS, Address cycling @tRC=min.) ICC2 : Standby Current (RAS=CAS=W=VIH) ICC3* : RAS-only Refresh Current (CAS=VIH, RAS, Address cycling @tRC=min.) ICC4* : Fast Page Mode Current (RAS=VIL, CAS, Address cycling @tPC=min.) ICC5 : Standby Current (RAS=CAS=W=VCC-0.2V) ICC6* : CAS-Before-RAS Refresh Current (RAS and CAS cycling @tRC=min.) ICC7 : Battery back-up current, Average power supply current, Battery back-up mode Input high voltage(VIH)=VCC-0.2V, Input low voltage(V IL)=0.2V, CAS=0.2V, DQ=Dont care, TRC=31.25us(4K/L-ver), 62.5us(2K/L-ver), TRAS=TRASmin~300ns ICCS : Self Refresh Current RAS=CAS=0.2V, W=OE=A0 ~ A11=VCC-0.2V or 0.2V, DQ0 ~ DQ3=VCC-0.2V, 0.2V or Open
Symbol Power Speed
Max
Units
KM44C4003C KM44C4103C
ICC1 Dont care
-5
-6
90 80
110 100
mA mA mA
ICC2
Normal
L
Dont care
2 1
2 1
mA mA
ICC3 Dont care
-5
-6
90 80
110 100
mA mA mA
ICC4 Dont care
-5
-6
80 70
90 80
mA mA mA
ICC5
Normal
L
Dont care
1
250
1
250
mA
uA
ICC6 Dont care
-5
-6
90 80
110 100
mA mA
mA ICC7 L Dont care 300 300 uA ICCS L Dont care 250 250 uA
CMOS DRAMKM44C4003C, KM44C4103C
CAPACITANCE (TA=25°C, VCC=5V, f=1MHz)
Parameter Symbol Min Max Units
Input capacitance [A0 ~ A11] CIN1 - 5 pF Input capacitance [RAS, CASx, W, OE] CIN2 - 7 pF Output capacitance [DQ0 - DQ3] CDQ - 7 pF
Test condition : VCC=5.0V±10%, Vih/Vil=2.4/0.8V, Voh/Vol=2.4/0.4V
Parameter Symbol
-5 -6 Units Notes
Min Max Min Max
Random read or write cycle time
tRC
90 110 ns
Read-modify-write cycle time
tRWC
133 155 ns
Access time from RAS
tRAC
50 60 ns 3,4,10
Access time from CAS
tCAC
13 15 ns 3,4,5,18
Access time from column address
tAA
25 30 ns 3,10
CAS to output in Low-Z
tCLZ
0 0 ns 3,18
Output buffer turn-off delay
tOFF
0 13 0 15 ns 6
Transition time (rise and fall)
tT
3 50 3 50 ns 2
RAS precharge time
tRP
30 40 ns
RAS pulse width
tRAS
50 10K 60 10K ns
RAS hold time
tRSH
13 15 ns 14
CAS hold time
tCSH
50 60 ns 17
CAS pulse width
tCAS
13 10K 15 10K ns 23
RAS to CAS delay time
tRCD
20 37 20 45 ns 4,16
RAS to column address delay time
tRAD
15 25 15 30 ns 10
CAS to RAS precharge time
tCRP
5 5 ns 15
Row address set-up time
tASR
0 0 ns
Row address hold time
tRAH
10 10 ns
Column address set-up time
tASC
0 0 ns 16
Column address hold time
tCAH
10 10 ns 16
Column address to RAS lead time
tRAL
25 30 ns
Read command set-up time
tRCS
0 0 ns
Read command hold time referenced to
tRCH
0 0 ns 8,15
Read command hold time referenced to
tRRH
0 0 ns 8
Write command hold time
tWCH
10 10 ns 14
Write command pulse width
tWP
10 10 ns
Write command to RAS lead time
tRWL
13 15 ns
Write command to CAS lead time
tCWL
13 15 ns 17
AC CHARACTERISTICS (0°CTA70°C, See note 1,2)
CMOS DRAMKM44C4003C, KM44C4103C
AC CHARACTERISTICS (Continued)
Parameter Symbol
-5 -6 Units Notes
Min Max Min Max
Data set-up time
tDS
0 0 ns 9
Data hold time
tDH
10 10 ns 9
Refresh period (2K, Normal)
tREF
32 32 ms
Refresh period (4K, Normal)
tREF
64 64 ms
Refresh period (L-ver)
tREF
128 128 ms
Write command set-up time
tWCS
0 0 ns 7,16
CAS to W delay time
tCWD
36 40 ns 7,14
RAS to W delay time
tRWD
73 85 ns 7
Column address to W delay time
tAWD
48 55 ns 7
CAS precharge to W delay time
tCPWD
53 60 ns 7
CAS set-up time (CAS -before-RAS refresh)
tCSR
5 5 ns 16
CAS hold time (CAS -before-RAS refresh)
tCHR
10 10 ns 15
RAS to CAS precharge time
tRPC
5 5 ns 16
Access time from CAS precharge
tCPA
30 35 ns 3,15
Fast Page mode cycle time
tPC
35 40 ns 19
Fast Page read-modify-write cycle time
tPRWC
76 85 ns 19
CAS precharge time (Fast Page cycle)
tCP
10 10 ns 20
RAS pulse width (Fast Page cycle)
tRASP
50 200K 60 200K ns
RAS hold time from CAS precharge
tRHCP
30 35 ns
OE access time
tOEA
13 15 ns 21
OE to data delay
tOED
13 15 ns 22
Output buffer turn off delay time from OE
tOEZ
0 13 0 15 ns 6
OE command hold time
tOEH
13 15 ns
Write command set-up time (Test mode in)
tWTS
10 10 ns 11
Write command hold time (Test mode in)
tWTH
10 10 ns 11
W to RAS precharge time(C-B-R refresh)
tWRP
10 10 ns
W to RAS hold time(C-B-R refresh)
tWRH
10 10 ns
RAS pulse width (C-B-R self refresh)
tRASS
100 100 us 25,26,27
RAS precharge time (C-B-R self refresh)
tRPS
90 110 ns 25,26,27
CAS hold time (C-B-R self refresh)
tCHS
-50 -50 ns 25,26,27
Hold time CAS low to CAS high
tCLCH
5 5 ns 13,24
Loading...
+ 14 hidden pages