! |
|
|
|
K4S513233F - M(E)C/L/F |
Mobile SDRAM |
|
4M x 32Bit x 4 Banks Mobile SDRAM in 90FBGA |
|
FEATURES
•3.0V & 3.3V power supply.
•LVCMOS compatible with multiplexed address.
•Four banks operation.
•MRS cycle with address key programs.
-. CAS latency (1, 2 & 3).
-. Burst length (1, 2, 4, 8 & Full page). -. Burst type (Sequential & Interleave).
•EMRS cycle with address key programs.
•All inputs are sampled at the positive going edge of the system clock.
•Burst read single-bit write operation.
•Special Function Support.
-. PASR (Partial Array Self Refresh).
-. Internal TCSR (Temperature Compensated Self Refresh)
•DQM for masking.
•Auto refresh.
•64ms refresh period (8K cycle).
•Commercial Temperature Operation (-25°C ~ 70°C).
•2Chips DDP 90Balls FBGA ( -MXXX -Pb, -EXXX -Pb Free).
GENERAL DESCRIPTION
The K4S513233F is 536,870,912 bits synchronous high data rate Dynamic RAM organized as 4 x 4,196,304 words by 32 bits, fabricated with SAMSUNG’s high performance CMOS technology. Synchronous design allows precise cycle control with the use of system clock and I/O transactions are possible on every clock cycle. Range of operating frequencies, programmable burst lengths and programmable latencies allow the same device to be useful for a variety of high bandwidth and high performance memory system applications.
ORDERING INFORMATION
Part No. |
Max Freq. |
Interface |
Package |
|
K4S513233F-M(E)C/L/F75 |
133MHz(CL=3), 111MHz(CL=2) |
|
90 FBGA Pb |
|
|
|
LVCMOS |
||
K4S513233F-M(E)C/L/F1H |
111MHz(CL=2) |
|||
(Pb Free) |
||||
|
|
|
||
K4S513233F-M(E)C/L/F1L |
111MHz(CL=3)*1, 83MHz(CL2) |
|
|
|
|
|
|
|
- M(E)C/L/F : Normal / Low / Low Power, Commercial Temperature(-25°C ~ 70°C)
NOTES :
1.In case of 40MHz Frequency, CL1 can be supported.
2.Samsung shall not offer for sale or sell either directly or through and third-party proxy, and DRAM memory products that include "Multi-Die Plastic DRAM" for use as components in general and scientific computers such as, by way of example, mainframes, servers, work stations or desk top computers for the first three years of five year term of this license. Nothing herein limits the rights of Samsung to use Multi-Die Plastic DRAM in other products or other applications under paragrangh such as mobile, telecom or non-computer application(which include by way of example laptop or
notebook computers, cell phones, televisions or visual monitors)
Violation may subject the customer to legal claims and also excludes any warranty against infringement from Samsung." .
3.Samsung are not designed or manufactured for use in a device or system that is used under circumstance in which human life is potentially at stake. Please contact to the memory marketing team in samsung electronics when considering the use of a product contained herein for any specific pur pose, such as medical, aerospace, nuclear, military, vehicular or undersea repeater use.
1 |
September 2004 |
K4S513233F - M(E)C/L/F |
Mobile SDRAM |
FUNCTIONAL BLOCK DIAGRAM
|
|
|
|
|
|
Data Input Register |
|
|
|
|
Bank Select |
|
|
|
|
|
|
|
Address |
CounterRefresh |
BufferRow |
DecoderRow |
|
|
4M x 32 |
AMPSense |
|
|
|
4M x 32 |
|||||
|
|
|
|
|
|
|
4M x 32 |
|
|
|
|
|
|
|
|
4M x 32 |
|
CLK |
Register |
|
|
|
|
|
|
|
ADD |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
LRAS |
LCBR |
Buffer.Col |
|
|
Column Decoder |
|
|
|
|
Latency & Burst Length |
|
||||
|
|
|
|
|
|
|
||
LCKE |
|
|
|
|
|
Programming Register |
|
|
|
|
|
|
|
|
|
||
|
LRAS |
LCBR |
LWE |
LCAS |
|
LWCBR |
|
|
|
|
|
|
Timing Register |
|
|
|
|
|
CLK |
CKE |
CS |
RAS |
CAS |
WE |
DQM |
|
|
|
|
|
|
|
|
|
I/O |
|
|
|
|
LWE |
|
|
|
|
|
||
|
Control |
|
|
|
|
LDQM |
|
|
|
|
|
||
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
Output |
|
|
|
|
DQi |
|
Buffer |
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
LDQM
2 |
September 2004 |
K4S513233F - M(E)C/L/F |
Mobile SDRAM |
Package Dimension and Pin Configuration
< Bottom View*1 >
E1
|
|
|
|
9 |
8 |
7 |
6 |
5 |
|
4 |
3 |
2 |
1 |
|
|
|
|
|
|
|
|
|
|||
|
|
|
|
|
A |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
e |
|
|
|
|
|
||
|
|
|
|
|
B |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
C |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
D |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
D |
||
|
|
|
|
|
E |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
F |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
D |
|
|
|
G |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
H |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||
1 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
J |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
K |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
L |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
D/2 |
|
|
|
|
|
|
M |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
N |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
P |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
R |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
E |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
E/2 |
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
A
A1
Substrate(2Layer) |
b |
z |
|
|
|
|
||
|
|
|
|
|||||
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
< Top View*2 >
#A1 Ball Origin Indicator
XXXX-K4S513233F |
Week SAMSUNG |
|
|
< Top View*2 >
90Ball(6x15) FBGA
|
|
1 |
|
|
2 |
|
3 |
|
7 |
|
8 |
|
|
|
9 |
|
|||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||
A |
|
|
DQ26 |
DQ24 |
|
VSS |
|
VDD |
DQ23 |
|
DQ21 |
||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||
B |
|
|
DQ28 |
VDDQ |
|
VSSQ |
VDDQ |
VSSQ |
|
DQ19 |
|||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||
C |
|
|
|
VSSQ |
DQ27 |
|
DQ25 |
DQ22 |
DQ20 |
|
VDDQ |
||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||
D |
|
|
|
VSSQ |
DQ29 |
|
DQ30 |
DQ17 |
DQ18 |
|
VDDQ |
||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||
E |
|
|
|
VDDQ |
DQ31 |
|
NC |
|
NC |
DQ16 |
|
VSSQ |
|||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||
F |
|
|
|
VSS |
DQM3 |
|
A3 |
|
A2 |
DQM2 |
|
|
VDD |
||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||
G |
|
|
|
A4 |
A5 |
|
A6 |
|
A10 |
|
A0 |
|
|
A1 |
|||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||
H |
|
|
|
A7 |
A8 |
|
A12 |
|
NC |
BA1 |
|
|
A11 |
||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
J |
|
|
|
CLK |
CKE |
|
A9 |
|
BA0 |
|
|
|
|
|
|
|
|
||||||
|
CS |
RAS |
|||||||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||
K |
|
|
DQM1 |
NC |
|
NC |
|
|
|
|
|
|
|
|
DQM0 |
||||||||
CAS |
WE |
||||||||||||||||||||||
L |
|
|
|
VDDQ |
DQ8 |
|
VSS |
|
VDD |
DQ7 |
|
VSSQ |
|||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||
M |
|
|
|
VSSQ |
DQ10 |
|
DQ9 |
|
DQ6 |
DQ5 |
|
VDDQ |
|||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||
N |
|
|
|
VSSQ |
DQ12 |
|
DQ14 |
|
DQ1 |
DQ3 |
|
VDDQ |
|||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||
P |
|
|
DQ11 |
VDDQ |
|
VSSQ |
VDDQ |
VSSQ |
|
|
DQ4 |
||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||
R |
|
|
DQ13 |
DQ15 |
|
VSS |
|
VDD |
DQ0 |
|
DQ2 |
||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||
|
Pin Name |
|
|
|
|
|
Pin Function |
|
|
|
|
||||||||||||
|
|
|
CLK |
|
|
|
|
|
System Clock |
|
|
|
|
||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
Chip Select |
|
|
|
|
||||||
|
|
|
|
CS |
|
|
|
|
|
|
|
|
|
||||||||||
|
|
|
CKE |
|
|
|
|
|
Clock Enable |
|
|
|
|
||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||||||
|
A0 ~ A12 |
|
|
|
|
|
|
Address |
|
|
|
|
|||||||||||
|
|
|
|
|
|
|
|
||||||||||||||||
|
BA0 ~ BA1 |
|
|
|
Bank Select Address |
||||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||||
|
|
|
|
|
|
|
|
|
|
|
Row Address Strobe |
|
|
|
|
||||||||
|
|
|
RAS |
|
|
|
|
|
|
|
|||||||||||||
|
|
|
|
|
|
|
|
|
|
|
Column Address Strobe |
||||||||||||
|
|
|
CAS |
|
|
|
|||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
Write Enable |
|
|
|
|
|||||||
|
|
|
|
WE |
|
|
|
|
|
|
|
|
|
||||||||||
DQM0 ~ DQM3 |
|
|
Data Input/Output Mask |
||||||||||||||||||||
|
DQ0 ~ 31 |
|
|
|
|
Data Input/Output |
|
|
|
|
|||||||||||||
|
VDD/VSS |
|
|
|
Power Supply/Ground |
||||||||||||||||||
|
VDDQ/VSSQ |
|
|
|
Data Output Power/Ground |
||||||||||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
[Unit:mm] |
|||
|
|
|
|
|
|
|
|
|
|
|
|
||||||||||||
Symbol |
|
Min |
|
|
|
Typ |
|
|
|
|
Max |
||||||||||||
|
|
A |
- |
|
|
|
1.30 |
|
|
|
|
|
1.40 |
|
|||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||||||
|
|
A1 |
0.27 |
|
|
0.32 |
|
|
|
|
|
0.37 |
|
||||||||||
|
|
E |
- |
|
|
|
11.0 |
|
|
|
|
|
- |
|
|
||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||||
|
|
E1 |
- |
|
|
|
6.40 |
|
|
|
|
|
- |
|
|
||||||||
|
|
D |
- |
|
|
|
13.0 |
|
|
|
|
|
- |
|
|
||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||||
|
|
D1 |
- |
|
|
|
11.2 |
|
|
|
|
|
- |
|
|
||||||||
|
|
e |
- |
|
|
|
0.80 |
|
|
|
|
|
- |
|
|
||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
||||||||||
|
|
b |
0.45 |
|
|
0.50 |
|
|
|
|
|
0.55 |
|
||||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|||||||||
|
|
z |
- |
|
|
|
- |
|
|
|
|
|
0.10 |
|
|||||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
3 |
September 2004 |
K4S513233F - M(E)C/L/F |
|
|
Mobile SDRAM |
|
ABSOLUTE MAXIMUM RATINGS |
|
|
|
|
|
|
|
|
|
Parameter |
Symbol |
Value |
|
Unit |
Voltage on any pin relative to Vss |
VIN, VOUT |
-1.0 ~ 4.6 |
|
V |
|
|
|
|
|
Voltage on VDD supply relative to Vss |
VDD, VDDQ |
-1.0 ~ 4.6 |
|
V |
|
|
|
|
|
Storage temperature |
TSTG |
-55 ~ +150 |
|
°C |
|
|
|
|
|
Power dissipation |
PD |
1.0 |
|
W |
|
|
|
|
|
Short circuit current |
IOS |
50 |
|
mA |
|
|
|
|
|
NOTES:
Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to recommended operating condition.
Exposure to higher than recommended voltage for extended periods of time could affect device reliability.
DC OPERATING CONDITIONS
Recommended operating conditions (Voltage referenced to VSS = 0V, TA = -25 to 70°C)
Parameter |
Symbol |
Min |
Typ |
Max |
Unit |
Note |
Supply voltage |
VDD |
2.7 |
3.0 |
3.6 |
V |
|
|
|
|
|
|
|
|
VDDQ |
2.7 |
3.0 |
3.6 |
V |
|
|
|
|
|||||
Input logic high voltage |
VIH |
2.2 |
3.0 |
VDDQ + 0.3 |
V |
1 |
|
|
|
|
|
|
|
Input logic low voltage |
VIL |
-0.3 |
0 |
0.5 |
V |
2 |
|
|
|
|
|
|
|
Output logic high voltage |
VOH |
2.4 |
- |
- |
V |
IOH = -2mA |
|
|
|
|
|
|
|
Output logic low voltage |
VOL |
- |
- |
0.4 |
V |
IOL = 2mA |
|
|
|
|
|
|
|
Input leakage current |
ILI |
-2 |
- |
2 |
uA |
3 |
|
|
|
|
|
|
|
NOTES :
1.VIH (max) = 3.0V AC.The overshoot voltage duration is ≤ 3ns.
2.VIL (min) = -1.0V AC. The undershoot voltage duration is ≤ 3ns.
3.Any input 0V ≤ VIN ≤ VDDQ.
Input leakage currents include Hi-Z output leakage for all bi-directional buffers with tri-state outputs.
4.Dout is disabled, 0V ≤ VOUT ≤ VDDQ.
CAPACITANCE (VDD = 3.0V & 3.3V, TA = 23°C, f = 1MHz, VREF =0.9V ± 50 mV)
|
|
|
|
|
|
|
|
Pin |
Symbol |
Min |
Max |
Unit |
Note |
|
Clock |
CCLK |
3.0 |
6.0 |
pF |
|
|||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
|
CKE |
CIN |
3.0 |
6.0 |
pF |
|
|
RAS, |
CAS, |
WE, |
CS, |
|
||||||||
|
|
|
|
|
|
|
|||||||
|
DQM |
CIN |
1.5 |
3.0 |
pF |
|
|||||||
|
|
|
|
|
|
|
|||||||
|
Address |
CADD |
3.0 |
6.0 |
pF |
|
|||||||
|
|
|
|
|
|
|
|||||||
|
DQ0 ~ DQ31 |
COUT |
3.0 |
5.0 |
pF |
|
|||||||
|
|
|
|
|
|
|
|
|
|
|
|
|
|
4 |
September 2004 |