4M x 16bit CMOS Dynamic RAM with Extended Data Out
DESCRIPTION
This is a family of 4,194,304 x 16 bit Extended Data Out Mode CMOS DRAMs. Extended Data Out Mode offers high speed random
access of memory cells within the same row. Refresh cycle(4K Ref. or 8K Ref.), access time (-45, -50 or -60), power consumption(Normal or Low power) are optional features of this family. All of this family have CAS-before-RAS refresh, RAS-only refresh and Hidden
refresh capabilities. Furthermore, Self-refresh operation is available in L-version. This 4Mx16 EDO Mode DRAM family is fabricated
using Samsung′s advanced CMOS process to realize high band-width, low power consumption and high reliability.
Voltage on any pin relative to VSSVIN,VOUT-0.5 to +4.6V
Voltage on VCC supply relative to VSSVCC-0.5 to +4.6V
Storage TemperatureTstg-55 to +150°C
Power DissipationPD1W
Short Circuit Output CurrentIOS Address 50mA
* Permanent device damage may occur if "ABSOLUTE MAXIMUM RATINGS" are exceeded. Functional operation should be restricted to
the conditions as detailed in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended
periods may affect device reliability.
RECOMMENDED OPERATING CONDITIONS (Voltage referenced to Vss, TA= 0 to 70°C)
ParameterSymbolMinTypMaxUnits
Supply VoltageVCC3.03.33.6V
GroundVSS000V
Input High VoltageVIH2.0Input Low VoltageVIL
*1 : Vcc+1.3V at pulse width≤15ns which is measured at VCC
*2 : -1.3 at pulse width≤15ns which is measured at VSS
-0.3
*2
-0.8V
Vcc+0.3
*1
V
DC AND OPERATING CHARACTERISTICS (Recommended operating conditions unless otherwise noted.)
ParameterSymbolMinMaxUnits
Input Leakage Current (Any input 0≤VIN≤VCC+0.3V,
all other pins not under test=0 Volt)
Output Leakage Current
(Data out is disabled, 0V≤VOUT≤VCC)
Output High Voltage Level(IOH=-2mA)VOH2.4-V
Output Low Voltage Level(IOL=2mA)VOL-0.4V
II(L)-55uA
IO(L)-55uA
DC AND OPERATING CHARACTERISTICS (Continued)
SymbolPowerSpeed
ICC1Don′t care
-45
-50
-60
K4E661612CK4E641612C
90
80
70
Max
130
120
110
CMOS DRAMK4E661612C,K4E641612C
Units
mA
mA
mA
ICC2
ICC3Don′t care
ICC4Don′t care
ICC5
ICC6Don′t care
ICC7LDon′t care350350uA
ICCSLDon′t care350350uA
ICC1* : Operating Current (RAS and UCAS, LCAS, Address cycling @tRC=min.)
ICC2 : Standby Current (RAS=UCAS=LCAS=W=VIH)
ICC3* : RAS-only Refresh Current (UCAS=LCAS=VIH, RAS, Address cycling @tRC=min.)
ICC4* : Extended Data Out Mode Current (RAS=VIL, UCAS or LCAS, Address cycling @tHPC=min.)
ICC5 : Standby Current (RAS=UCAS=LCAS=W=VCC-0.2V)
ICC6* : CAS-Before-RAS Refresh Current (RAS and UCAS or LCAS cycling @tRC=min)
ICC7 : Battery back-up current, Average power supply current, Battery back-up mode
Input high voltage(VIH)=VCC-0.2V, Input low voltage(VIL)=0.2V, UCAS, LCAS=CAS-before-RAS cycling or 0.2V
W, OE=VIH, Address=Don′t care, DQ=Open, TRC=31.25us
ICCS : Self Refresh Current
RAS=UCAS=LCAS=0.2V, W=OE=A0 ~ A12(A11)=VCC-0.2V or 0.2V, DQ0 ~ DQ15=VCC-0.2V, 0.2V or Open
Normal
L
Normal
L
Don′t care
-45
-50
-60
-45
-50
-60
Don′t care
-45
-50
-60
1
1
90
80
70
100
90
80
0.5
200
130
120
110
1
1
130
120
110
100
90
80
0.5
200
130
120
110
mA
mA
mA
mA
mA
mA
mA
mA
mA
uA
mA
mA
mA
*Note :
ICC1, ICC3, ICC4 and ICC6 are dependent on output loading and cycle rates. Specified values are obtained with the output open.
ICC is specified as an average current. In ICC1, ICC3 and ICC6, address can be changed maximum once while RAS=VIL. In ICC4,
address can be changed maximum once within one EDO mode cycle time, tHPC.
Test condition : VCC=3.3V±0.3V, Vih/Vil=2.2/0.7V, Voh/Vol=2.0/0.8V
ParameterSymbol
Random read or write cycle time
Read-modify-write cycle time
Access time from RAS
Access time from CAS
Access time from column address
CAS to output in Low-Z
Output buffer turn-off delay from CAS
OE to output in Low-Z
Transition time (rise and fall)
RAS precharge time
RAS pulse width
RAS hold time
CAS hold time
CAS pulse width
RAS to CAS delay time
RAS to column address delay time
CAS to RAS precharge time
Row address set-up time
Row address hold time
Column address set-up time
Column address hold time
Column address to RAS lead time
Read command set-up time
Read command hold time referenced to CAS
Read command hold time referenced to RAS
Write command hold time
Write command pulse width
Write command to RAS lead time
Write command to CAS lead time
Data set-up time
Data hold time
Refresh period (Normal)
Refresh period (L-ver)
Write command set-up time
CAS to W delay time
RAS to W delay time
Column address to W delay time
CAS set-up time (CAS -before-RAS refresh)
CAS hold time (CAS -before-RAS refresh)
RAS to CAS precharge time
Access time from CAS precharge
Hyper Page cycle time
Hyper Page read-modify-write cycle time
CAS precharge time (Hyper page cycle)
RAS pulse width (Hyper page cycle)
RAS hold time from CAS precharge
OE access time
OE to data delay
CAS precharge to W delay time
Output buffer turn off delay time from OE
OE command hold time
Write command set-up time (Test mode in)
Write command hold time (Test mode in)
W to RAS precharge time (C-B-R refresh)
W to RAS hold time (C-B-R refresh)
Output data hold time
Output buffer turn off delay from RAS
Output buffer turn off delay from W
W to data delay
OE to CAS hold time
CAS hold time to OE
OE precharge time
W pulse width (Hyper Page Cycle)
RAS pulse width (C-B-R self refresh)
RAS precharge time (C-B-R self refresh)
CAS hold time (C-B-R self refresh)
Random read or write cycle time
Read-modify-write cycle time
Access time from RAS
Access time from CAS
Access time from column address
RAS pulse width
CAS pulse width
RAS hold time
CAS hold time
Column Address to RAS lead time
CAS to W delay time
RAS to W delay time
Column Address to W delay time
Hyper Page cycle time
Hyper Page read-modify-write cycle time
RAS pulse width (Hyper page cycle)
Access time from CAS precharge
OE access time
OE to data delay
OE command hold time
An initial pause of 200us is required after power-up followed by any 8 RAS-only or CAS-before-RAS refresh cycles before
proper device operation is achieved.
Input voltage levels are Vih/Vil. VIH(min) and VIL(max) are reference levels for measuring timing of input signals. Transition
times are measured between VIH(min) and VIL(max) and are assumed to be 2ns for all inputs.
Measured with a load equivalent to 1 TTL load and 100pF.
Operation within the tRCD(max) limit insures that tRAC(max) can be met. tRCD(max) is specified as a reference point only.
If tRCD is greater than the specified tRCD(max) limit, then access time is controlled exclusively by tCAC.
Assumes that tRCD≥tRCD(max).
This parameter defines the time at which the output achieves the open circuit condition and is not referenced to Voh or Vol.
tWCS, tRWD, tCWD and tAWD are non restrictive operating parameters. They are included in the data sheet as electric charac-
teristics only. If tWCS≥tWCS(min), the cycles is an early write cycle and the data output will remain high impedance for the
duration of the cycle. If tCWD≥tCWD(min), tRWD≥tRWD(min) and tAWD≥tAWD(min), then the cycle is a read-modify-write cycle
and the data output will contain the data read from the selected address. If neither of the above conditions is satisfied, the
condition of the data out is indeterminate.
Either tRCH or tRRH must be satisfied for a read cycle.
This parameters are referenced to the CAS leading edge in early write cycles and to the W falling edge in OE controlled write
cycle and read-modify-write cycles.
Operation within the tRAD(max) limit insures that tRAC(max) can be met. tRAD(max) is specified as a reference point only. If
tRAD is greater than the specified tRAD(max) limit, then access time is controlled by tAA.
These specifiecations are applied in the test mode.
In test mode read cycle, the value of tRAC, tAA, tCAC is delayed by 2ns to 5ns for the specified values. These parameters
should be specified in test mode cycles by adding the above value to the specified value in this data sheet.
tASC, tCAH are referenced to the earlier CAS falling edge.
tCP is specified from the last CAS rising edge in the previous cycle to the first CAS falling edge in the next cycle.
tCWD is referenced to the later CAS falling edge at word read-modify-write cycle.
tCWL is specified from W falling edge to the earlier CAS rising edge.
16.
tCSR is referenced to earlier CAS falling before RAS transition low.
17.
18.
tCHR is referenced to the later CAS rising high after RAS transition low.
RAS
LCAS
UCAS
tCSRtCHR
tDS is specified for the earlier CAS falling edge and tDH is specified by the later CAS falling edge in early write cycle.
19.
LCAS
UCAS
tDStDH
DQ0 ~ DQ15
If RAS goes high before CAS high going, the open circuit condition of the output is achieved by CAS high going.
20.
21.
tASC≥6ns, Assume tT=2.0ns, if tASC≤6ns, then tHPC(min) and tCAS(min) must be increased by the value of "6ns-tASC".
22.
If tRASS≥100us, then RAS precharge time must use tRPS instead of tRP.
23.
For RAS-only-Refresh and Burst CAS-before-RAS refresh mode, 4096 cycles(4K/8K) of burst refresh must be executed within
64ms before and after self refresh, in order to meet refresh specification.
24.
For distributed CAS-before-RAS with 15.6us interval, CBR refresh should be executed with in 15.6us immediately before and
after self refresh in order to meet refresh specification.
Din
WORD READ CYCLE
CMOS DRAMK4E661612C,K4E641612C
VIH -
RAS
VIL -
VIH -
UCAS
VIL -
VIH -
LCAS
VIL -
VIH -
A
VIL -
VIH -
W
VIL -
VIH -
OE
VIL -
DQ0 ~ DQ7
VOH -
VOL -
DQ8 ~ DQ15
VOH -
VOL -
tCRP
tCRP
tRAD
tASRtRAHtASC
ROW
ADDRESS
tRCS
OPEN
OPENDATA-OUT
tRAC
tRAC
tRAS
tCSH
tCSH
tCAH
COLUMN
ADDRESS
tAA
tCLZ
tCLZ
tCAC
tCAC
tRC
tCAS
tRSHtRCD
tCAS
tRAL
tOLZ
tOEA
tRP
tRSHtRCD
tCRP
tCRP
tRCH
tRRH
tCEZ
tOEZ
DATA-OUT
tCEZ
tOEZ
Don′t care
Undefined
LOWER BYTE READ CYCLE
NOTE : DIN = OPEN
CMOS DRAMK4E661612C,K4E641612C
VIH -
RAS
VIL -
VIH -
UCAS
VIL -
VIH -
LCAS
VIL -
VIH -
A
VIL -
VIH -
W
VIL -
VIH -
OE
VIL -
DQ0 ~ DQ7
VOH -
VOL -
DQ8 ~ DQ15
VOH -
VOL -
tCRP
tCRP
tRAD
tASRtRAHtASC
ROW
ADDRESS
tRCS
OPENDATA-OUT
tRAC
tRAS
tCSH
tCAH
COLUMN
ADDRESS
tAA
tCLZ
tOLZ
tRC
tRP
tRPC
tRSHtRCD
tCAS
tRAL
tRCH
tRRH
tCEZ
tOEZ
tOEA
tCAC
OPEN
Don′t care
Undefined
Loading...
+ 25 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.