Sappo ro XA Schematics Document
uFCBGA/ uF CP GA NorthWood MT
2003 11 07 v1.0
33
44
THIS SHEE T OF E N GINEERING DRAWING IS THE PROPRIETARY PROPERTY OF C OMPAL ELECTRONICS, INC. AND CONTAI NS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSF ERED FROM THE CUSTODY OF THE COMPETEN T DIVISION OF R&D
DEPARTMENT EXCE PT AS AUTH ORIZED B Y COMPAL E LECTRON ICS, INC . NEITH ER THIS S HEET NOR THE INFO RMATION IT CONT AINS
A
B
MAY BE US ED B Y O R DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONI CS, INC.
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
Therm al S ensor
478pin
page 4,5,6
System Bus
400/533 MHz
page 7,8,9,10,11,12
HD#(0..63)HA#(3..31)
ATI IXP150
457 BGA
page 26,27,28,29
+3VS
33MHz
Embedded Controller
NS PC87591L
+3VS
+3VALW
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
C
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
page 31
EC DEBUG & Int. KB
+3VALW
page 31
BIOS & Ext. IO
+3VALW
+5VALW
page 32
LID SW & Kill SW
+3VALW
page 31
Touch Pad
+5VS
page 31
LID Hib e rnation
+5VALW
+RTC_VREF
page 39
ADM1032AR
+5VS+3VS
Memory
BUS(DDR)
48MHz
24.576MHz
IDE HDD
+5VS
page 6
+2.5V 333MHz
USB 2.0/1.1
AC-LINK
ATA100
page 30
D
IDE ODD
+5VCD
page 30
PIDE IRQ15SIDE IRQ14
Clock Generator
ICS951402AGT
+5VALW
INT. Speaker
page 33
page 16
DDR-DIMM X2
BANK 0, 1, 2, 3
+2.5V
+1.25VS
page 13,14,15
USB Ports X3
( X1 reserve )
+5V
page 27
MDC
+5VS
+3VS
+3V
page 23
AC97 Codec
ALC202A
+5VALW -> +VDDA
+3VS
page32
AMP TPA0232
page 33
HeadPhone
+AUD_VREF
page 33
Title
Size Document NumberRe v
Date:Sheetof
Compal Electronics, Inc.
Block Diagram
LA-2051
RJ11
Cable
MIC Phone
+5VDDA
LINE IN
+5VDDA
E
Cable
page 33
251Friday, November 14, 2003
1.0
5
Voltage Rails
Power Plane
VIN
DD
CC
B+
+CPU_C O R ECore voltage for CPU
+1.2V
+1.25VS
+1.5VS
+1.8VS
+2.5VALW
+2.5V
+2.5VS
+3VALW
+3V3.3V system power rail for SB,LAN,CardReader and HUB.
+3VSOFF
+5V5V system power rail .
+5VS
+12VALW
RTCVCCON
Description
Adapter po w e r s up p ly (19V)
AC or ba tte ry p ow e r r ai l for power circuit.
The vol ta ge fo r Pr oc e ssor VID select
1.25V s w i tc he d po w er rail for DDR Vtt
1.5V I/O power rail for ATI-RS300M/RC300M NB AGP.
1.8V sw i tc h ed p ow e r r ai l f or A TI-RS300M/RC300M NB.
2.5V always on power rail
2.5V system power rail for DDR
2.5V switched power rail
3.3V always on power rail
3.3V switched power rail
5V switched power railOFF
12V always on power rail
RTC power
4
S5
S3
S0-S1
N/AONN/A
N/A
N/A
N/A
ON
ON
ON
ON
ON
ON
ON
ON
ON
ON
ON
ONONOFF
ON
ON
ON
N/A
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
OFF
ONON
ON*
ON
OFF
OFF
OFF
ON*
ON
OFF
ON
OFF
ON
ON*+5VALW5V always on power rail
OFF
ON
ON*
ON
3
Power Managment table
State
S0
S1
S3
S5 S4/AC
S5 S4/AC don't exist
Signal
2
+3VALW
+5VALW
+12VALW
ON
ONONON
ONON
ONOFF
OFFOFFOFF
+5V
+3V
+2.5V
+2.5VS
+1.8VS
+5VS
+3VS
+1.5VS
+CPU_CORE
+1.25VS
ONON
1
OFF
OFF
Note : ON * m e a ns th a t th i s po w e r p l an e i s O N o nl y w i th A C p o w er av a i l ab l e, o therwise it is OFF.
External PCI Devices
IDSEL #PIRQREQ/GNT #DEVICE
NB Internal VGA
AGP BUS
SOUTHBRIDGE
USB
BB
AC97
ATA 100
ETHERNET
1394
LAN
CARD BUS
Wire les s LAN(MINI PCI)
THIS SHEE T OF E N GINEERING DRAWING IS THE PROPRIETARY PROPERTY OF C OMPAL ELECTRONICS, INC. AND CONTAI NS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSF ERED FROM THE CUSTODY OF THE COMPETEN T DIVISION OF R&D
DEPARTMENT EXCE PT AS AUTH ORIZED B Y COMPAL E LECTRON ICS, INC . NEITH ER THIS S HEET NOR THE INFO RMATION IT CONT AINS
MAY BE US ED B Y O R DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONI CS, INC.
THIS SHEE T OF E N GINEERING DRAWING IS THE PROPRIETARY PROPERTY OF C OMPAL ELECTRONICS, INC. AND CONTAI NS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSF ERED FROM THE CUSTODY OF THE COMPETEN T DIVISION OF R&D
DEPARTMENT EXCE PT AS AUTH ORIZED B Y COMPAL E LECTRON ICS, INC . NEITH ER THIS S HEET NOR THE INFO RMATION IT CONT AINS
3
V23
V26
U22
U25
+3VS
18
27
36
45
R610 K_0402_5%
12
R510 K_0402_5%
12
CPU_VID[0..5]47
Y22
Y25
W21
W24
10K_1206_8P4R_5%
RP1
Y5
VSS_181
VID4
AE5
AE4
AE3
AE2
AE1
AD3
CPU_VID5
CPU_VID2
CPU_VID0
CPU_VID1
CPU_VID3
CPU_VID4
F12
VID5
F14
F16
VSS_121
VSS_122
AD2
VSS_123
VIDPWRGD
2
AF26
F18
F22
F25
F5
VSS_124
VSS_125F2VSS_126
VSS_127
VSS_128
SKTOCC#
REF
OPTIMIZED/COMPAT#
ITP
DATA
ADDR
DATA
MISC
VCCVID
AF4
Pop: Prescott
Depop: Northwood
R12
@2.43K_0603_1%
2
1
H_SKTOCC#
12
R403
@33_0402_5%
J26
DP#0
K25
DP#1
K26
DP#2
L25
DP#3
AA21
GTLREF0
AA6
GTLREF1
F20
GTLREF2
F6
GTLREF3
AE26
AD24
TESTHI0
AA2
TESTHI1
AC21
TESTHI2
AC20
TESTHI3
AC24
TESTHI4
AC23
TESTHI5
AA20
TESTHI6
AB22
TESTHI7
U6
TESTHI8
W4
TESTHI9
Y3
TESTHI10
A6
TESTHI11
AD25
TESTHI12
E22
DSTBN#0
K22
DSTBN#1
R22
DSTBN#2
W22
DSTBN#3
F21
DSTBP#0
J23
DSTBP#1
P23
DSTBP#2
W23
DSTBP#3
L5
ADSTB#0
R5
ADSTB#1
E21
DBI#0
G25
DBI#1
P26
DBI#2
V21
DBI#3
AE25
DBR#
C3
PROCHOT#
V6
MCERR#
AB26
SLP#
A22
NC1
A7
NC2
AF25
NC3
AF24
NC4
AE21
NC5
+1.2V
12
+1.2V
H_VID_PWRGD 38
Title
Size Docume nt Nu mb e rRe v
Custom
Date:Sheet
H_GHI#
12
R42
0_0402_5%
+H_GTLREF
C47
1 2
220P_0603_50V8J
R_G
R4040_ 0402_5%
12
12
R40856_0402_5%
12
R40956_0402_5%
R58 56_0402_5%
12
R60 56_0402_5%
12
R38 56_0402_5%
12
R45 56_0402_5%
12
R39 56_0402_5%
12
H_GHI#
H_DPSLPR#
H_DSTBN#0
H_DSTBN#1
H_DSTBN#2
H_DSTBN#3
H_DSTBP#0
H_DSTBP#1
H_DSTBP#2
H_DSTBP#3
H_ADSTB#0
H_ADSTB#1
H_DBI#0
H_DBI#1
H_DBI#2
H_DBI#3
H_PROCHOT#
H_SLP#
1
C1
0.1U_0402_10V6K
2
R35 300_0402_5%
12
R405 56_0402_5%
12
H_DSTBN#[0..3]
H_DSTBP#[0..3]
H_DBI#[0..3]
R410150_0402_5%
12
R10100K_0402_1%
GTL Refe re n c e V o l tage
Layout note :
1. Place R_A and R _B near C PU (Wi thi n 1.5" ).
+CPU_CORE
12
12
R74
49.9_0603_1%
12
R67
100_0603_1%
H_DSTBN#[0..3] 7
H_DSTBP# [0..3] 7
H_ADSTB#0 7
H_ADSTB#1 7
H_DBI#[0..3] 7
+3VALW
+CPU_CORE
H_PROCHOT# 26,46
H_SLP# 26
Compal Electronics, Inc.
Prescott / P4 uFCPGA & Thermal sensor (2/2)
LA-2051
551Friday, November 14, 2003
1
CPU_GHI# 27
+CPU_CORE
+H_GTLREF
1
C50
1U_0603_6.3V6M
2
of
1.0
A
11
+CPU_CORE
1
22
2
+CPU_CORE
1
2
C396
22U_1206_6.3V6M
C384
22U_1206_6.3V6M
B
Layout note :
Place close to CPU, Use 2~3 vias per PAD.
Place 22uF caps x31 pcs, populated 14pcs.
Place on CPU inside
1
2
1
C380
22U_1206_6.3V6M
2
C388
22U_1206_6.3V6M
1
C383
22U_1206_6.3V6M
2
1
C398
22U_1206_6.3V6M
2
C
1
2
1
2
C379
22U_1206_6.3V6M
C390
22U_1206_6.3V6M
1
C397
22U_1206_6.3V6M
2
1
C385
22U_1206_6.3V6M
2
D
1
C389
22U_1206_6.3V6M
2
1
C381
22U_1206_6.3V6M
2
E
Layout note :
Place close to CPU power and
ground pin as possible
(<1inch)
For Desktop's CPU:
470uFx15/12mOhm H=1.8 each
Total 0.923m ohm
F
+CPU_CORE
1
+
2
+CPU_CORE
1
+
2
+CPU_CORE
1
+
2
G
C382
@470U_D2_2.5VM
C407
470U_D4_2.5VM
C40
470U_D4_2.5VM
1
+
2
1
+
2
1
+
2
C392
470U_D4_2.5VM
C419
470U_D4_2.5VM
C48
470U_D4_2.5VM
H
1
+
2
1
+
2
1
+
2
C401
470U_D4_2.5VM
C30
470U_D4_2.5VM
C58
470U_D4_2.5VM
1
+
2
1
+
C404
470U_D4_2.5VM
2
1
+
C33
470U_D4_2.5VM
2
C65
470U_D4_2.5VM
I
+
1
C36
470U_D4_2.5VM
2
J
33
+CPU_ CORE
1
+CPU_ CORE
1
2
+CPU_CORE
+CPU_CORE
2
C412
22U_1206_6.3V6M
1
C21
22U_1206_6.3V6M
2
1
C74
22U_1206_6.3V6M
2
44
55
66
77
H_THERMDA5
88
H_THERMDC5
A
Please place these cap on the socket north side
C409
22U_1206_6.3V6M
1
C413
22U_1206_6.3V6M
2
1
C408
22U_1206_6.3V6M
2
1
C414
22U_1206_6.3V6M
2
1
C418
22U_1206_6.3V6M
2
1
C415
22U_1206_6.3V6M
2
Please place these cap on the socket sourth side
1
C22
22U_1206_6.3V6M
2
1
C75
22U_1206_6.3V6M
2
1
C23
22U_1206_6.3V6M
2
1
C20
22U_1206_6.3V6M
2
CPU Temperature Sensor
H_THERMDA
1
C39
2200P_0402_50V7K
H_THERMDC
EC_SMC235
EC_SMD235
B
2
1
2
+3VS
C
1
C410
22U_1206_6.3V6M
2
C19
22U_1206_6.3V6M
R63
12
200_0402_5%
U4
2
D+
3
D-
8
SCLK
7
SDATA
ADM1032ARM_RM8
1
C416
22U_1206_6.3V6M
2
1
C72
22U_1206_6.3V6M
2
+3VS_VDD
1
C42
0.1U_0402_10V6K
2
VDD1
ALERT#
THERM#
GND
1
C411
22U_1206_6.3V6M
2
1
6
4
5
D
1
C417
22U_1206_6.3V6M
2
1
C73
22U_1206_6.3V6M
2
12
R54
10K_0402_5%
+CPU_CORE
1
C82
@0.22U_0603_10V7K
2
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
THIS SHEET OF ENGI NEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CO NF IDENTIAL
AND T R ADE SECRET INFORMATION. T HIS SHEET M AY NO T BE T RANSFERED FROM THE CUSTODY OF THE COM PET ENT D IVISION OF R&D
DEPARTMENT EXCEPT AS AUTHOR IZED BY COMPA L ELECTRONICS , INC. NEITH ER THIS SHEE T NOR THE INFORM ATION IT CONTAI NS
5
4
MAY BE USED BY OR DISCLOSED TO ANY TH IRD PART Y W IT H OUT PR IOR W RIT TEN CONSENT OF COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
5
4
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
3
2
Title
Size Doc u m ent NumberRe v
Date:Sheetof
Compal Electronics, Inc.
ATI RC300M-POWER
LA-2051
1
1151Friday, November 14, 2003
1.0
5
R41810K_0402_5%
A_AD31
DD
CC
BB
AA
A_AD30
A_AD29
A_AD28
A_AD27
A_AD26
A_AD25
A_AD24
A_AD23
A_AD22
A_AD21
A_AD20
A_CBE#3
A_CBE#0
5
R4204.7K_0402_5%
R4194.7K_0402_5%
R54910K_0402_5%
R278@4.7K_0402_5%
R544@10K_0402_5%
R2834.7K_0402_5%
R54810K_0402_5%
R279@4.7K_0402_5%
R54710K_0402_5%
R280@4.7K_0402_5%
R54510K_0402_5%
R282@4.7K_0402_5%
R54310K_0402_5%
R54110K_0402_5%
R286@4.7K_0402_5%
R284@4.7K_0402_5%
R54210K_0402_5%
R285@4.7K_0402_5%
R540@4.7K_0402_5%
R2874.7K_0402_5%
R546@4.7K_0402_5%
R281@4.7K_0402_5%
R536@4.7K_0402_5%
R291@4.7K_0402_5%
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
12
R41710K_0402_5%
12
21
D45
RB751 V_SOD323
21
D44
RB751 V_SOD323
+3VS
+3VS
+3VS
+3VS
+3VS
+3VS
+3VS
+3VS
+3VS
+3VS
+3VS
4
+3VS
+3VS
BSEL1 5,16
BSEL0 5,16
A_AD[31..30] : FSB CLK SPEED
DEFAULT: 01
A_AD29: STRAP CONFIGURATION
DEFAULT:1
0: REDUCEDE SET
1: FU LL SET( inter nal Pull high)
A_AD28: SPREAD SPECTRUM ENABLE
DEFAULT:0
0: DISABLE
1: ENABLE
A_AD2 7: F rcS hort Reset #
DEFAULT: 1
0: TEST MODE
1: NORMAL MODE
A_AD26 : ENABLE IOQ
DEFAULT: 1
0: IOQ=1
1: IOQ=12
A_AD25/ A _ A D 1 7 : C P U VOLTAGE[1..0]
DEFAULT: 10
00: 1.05V
01: 1.35V
11: 1.75V
10: 1.45V
A_AD24 : MOBILE CPU SELECT
DEFAULT: 1
0: BANIAS CPU
1: OTHER CPU
A_AD23 : CLOCK BYPASS DISABLE
DEFAULT: 1
0: TEST MODE
1: NORMAL(internal Pull high)
A_AD22 : OSC PAD OUTPUT PCICLK
DEFAULT : 1
0:PCICLK OUT
1: OSC CLK OUT
A_AD21 : AUTO_CAL ENABLE
DEFAULT : 1
0: DISABLE
1: ENABLE
A_AD20 : INTERNAL CLK GEN ENABLE
DEFAULT : 0
0: DISABLE
1: ENABLE
A_CBE#3: NOT USED
A_CBE#0 :NO USED
4
00: 100 MHZ
01: 133 MHZ
10: 2 00MHZ
11:166 MHZ
AD25=1 DESTOP CPU
AD25=0 MOBILE CPU
AD17--DON'T CARE
3
A_AD[0..31]9,26
A_CBE #[0..3]9,26
A_AD[0..31]
A_CBE #[0..3]
R537@4.7K_0402_5%
A_AD18
A_AD17
A_PAR9,26
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
THIS SH E E T OF E N GI N E E R I N G D R A W I N G I S T H E PR O P R I E TA R Y P R OP E R T Y OF C OM P A L E L EC T R O N I C S , I N C . AND CONTAINS CONFIDENTIAL
AND TR AD E S E C R E T I N FO R M AT I ON. THIS S H E E T MA Y N O T B E T R AN S F E R E D FROM THE C U ST O D Y OF THE COMPETENT DIVISION OF R&D
DEPAR TM E N T E X C E P T AS A U T H OR I Z E D B Y C OM P A L E LE C T R ON I CS, INC . N E I TH E R T H I S S H E ET NOR THE INFORMATION IT CONTAINS
MAY BE U S E D B Y O R D I S C LO S E D TO A N Y TH I R D P A R T Y W I TH O U T PR I O R W R I T TE N C O N S E N T O F COMPAL ELECTRONICS, INC.
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
B
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
Place one cap close to every 2 pull up resistors termination to
+1.25VS
1
C283
0.1U_0402_10V6K
2
1
C425
0.1U_0402_10V6K
2
1
C197
0.1U_0402_10V6K
2
1
C208
0.1U_0402_10V6K
2
1
C294
0.1U_0402_10V6K
2
1
C428
0.1U_0402_10V6K
2
C184
0.1U_0402_10V6K
C93
220U_D2_4VM
C426
0.1U_0402_10V6K
C671
0.1U_0402_10V6K
C662
0.1U_0402_10V6K
C169
0.1U_0402_10V6K
C244
0.1U_0402_10V6K
C225
0.1U_0402_10V6K
A
1
C136
0.1U_0402_10V6K
2
1
C228
0.1U_0402_10V6K
2
1
C606
0.1U_0402_10V6K
2
1
C276
0.1U_0402_10V6K
2
1
C177
0.1U_0402_10V6K
2
1
C183
0.1U_0402_10V6K
2
1
C535
0.1U_0402_10V6K
2
1
C248
0.1U_0402_10V6K
2
1
C255
0.1U_0402_10V6K
2
1
C456
0.1U_0402_10V6K
2
1
C149
0.1U_0402_10V6K
2
1
C220
0.1U_0402_10V6K
2
1
C187
0.1U_0402_10V6K
2
1
C194
0.1U_0402_10V6K
2
1
C174
0.1U_0402_10V6K
2
1
C263
0.1U_0402_10V6K
2
1
C287
0.1U_0402_10V6K
2
1
C209
0.1U_0402_10V6K
2
1
C249
0.1U_0402_10V6K
2
1
C126
0.1U_0402_10V6K
2
1
C497
0.1U_0402_10V6K
2
1
C266
0.1U_0402_10V6K
2
1
C132
0.1U_0402_10V6K
2
1
C474
0.1U_0402_10V6K
2
1
C424
0.1U_0402_10V6K
2
1
C440
0.1U_0402_10V6K
2
1
C427
0.1U_0402_10V6K
2
1
C528
0.1U_0402_10V6K
2
B
1
C106
0.1U_0402_10V6K
2
1
C156
0.1U_0402_10V6K
2
1
C483
0.1U_0402_10V6K
2
1
C616
0.1U_0402_10V6K
2
1
C120
0.1U_0402_10V6K
2
1
C258
0.1U_0402_10V6K
2
1
C625
0.1U_0402_10V6K
2
1
C635
0.1U_0402_10V6K
2
1
C219
0.1U_0402_10V6K
2
1
C270
0.1U_0402_10V6K
2
1
C265
0.1U_0402_10V6K
2
1
C281
0.1U_0402_10V6K
2
1
C449
0.1U_0402_10V6K
2
1
C664
0.1U_0402_10V6K
2
1
C115
0.1U_0402_10V6K
2
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
1
2
1
2
1
2
1
2
C
1
2
C434
0.1U_0402_10V6K
C510
0.1U_0402_10V6K
C642
0.1U_0402_10V6K
C439
0.1U_0402_10V6K
C113
0.1U_0402_10V6K
Layout note :
for EM I solution
1000P_0402_50V7K
1
C277
0.1U_0402_10V6K
2
+2.5V
1
C714
2
1
C247
0.1U_0402_10V6K
2
1
C715
2
1000P_0402_50V7K
1000P_0402_50V7K
1
C716
2
1000P_0402_50V7K
1
C137
0.1U_0402_10V6K
2
C717
D
1
2
1
C226
0.1U_0402_10V6K
2
1000P_0402_50V7K
1
C718
2
1000P_0402_50V7K
1
2
C719
Title
Size Doc u m ent NumberRe v
Date:Sheetof
C185
0.1U_0402_10V6K
1000P_0402_50V7K
1
C720
2
LA-2051
1
C261
0.1U_0402_10V6K
2
1000P_0402_50V7K
1
1
C721
2
1000P_0402_50V7K
C722
2
Compal Electronics, Inc.
DDR SODIMM Decoupling
1
2
C290
0.1U_0402_10V6K
1
2
E
1
2
1551Friday, November 14, 2003
C176
0.1U_0402_10V6K
1.0
A
11
PM_STPCPU#5,10, 26,47
22
PCI_STP#26
B
EXCLK_CLKGEN38
R577
10K_0402_5%
R579 @0_0402_5%
12
12
R580 @0_0402_5%
CLK_SB_48M27
CLK_A UDIO_14M32
REFCLK1_NB10
CLK_SIO_14M34
CLK_SB_14M27
CLK_1 4M_APIC26
C
+3VS
R146 @10_0402_5%
12
C11610P_0402_50V8K
+3VS
12
12
R578
10K_0402_5%
R10933_0402_5%
12
R159@33_0402_5%
12
R16168_0402_5%
12
R16533_0402_5%
12
R17433_0402_5%
12
R173@33_0402_5%
12
1 2
12
1 2
C112
14.31818MHZ_20P_6X1430004201
10P_0402_50V8K
SMCLK13 ,14,27
SMDATA13,14,27
VTT_PWRGD17,27
XTALIN_CLK
Y2
XTALOUT_CLK
12
VTT_PWRGD
PCI33/66#
CLK_48M
FS2
FS1
FS0
CLK_IREF
R144
475_0402_1%
12
R150
@1M_0402_5%
D
L7
12
HB-1M2012-121JT03_0805
U16
6
XIN
7
XOUT
35
SCLK
34
SDATA
10
VTTPWRGD/PD#
45
CPU_STP#
12
PCI_STOP#
26
24/48#SEL
11
PCI33/66#SEL
27
48MHz_1
28
48MHz_0
4
FS2/REF2
3
FS1/REF1
2
FS0/REF0
38
IREF
+3V_CLK
Width=40 mils
48
29
42
30
VDDSD
VDD48M
VDDCPU
VDDAGP
GNDREF5GNDXTAL
GNDPCI
GNDPCI
8
18
24
1
C145
2
10U_0805_10V4Z
+3VS_VDDA
13
19
1
9
VDDPCI
VDDPCI
VDDREF
VDDXTAL
SDRAMOUT
FS3/PCICLK_F0
FS4/PCICLK_F1
GNDSD
GNDCPU
GND48M
GNDAGP
ICS951402AGT_TSSOP48
46
41
25
33
0.1U_0402_10V6K
1
C141
2
0.1U_0402_10V6K
VDDA
VSSA
CPUT0
CPUC0
CPUT1
CPUC1
AGPCLK0
AGPCLK1
PCICLK0
PCICLK1
PCICLK2
PCICLK3
PCICLK4
PCICLK5
E
0.1U_0402_10V6K
1
C118
2
36
C104
0.1U_0402_10V6K
VSSA
37
CLK_BCLK
40
CLK_BCLK#
39
CLK_NB
44
CLK_NB#
43
MEM_66M
47
AGP_66M
32
31
FS3
14
FS4
15
16
17
20
21
22
23
1
C95
2
0.1U_0402_10V6K
+3VS_VDDA
1
1
C99
2
2
10U_0 805_10V4Z
R14833_0402_5%
R14233_0402_5%
R16433_0402_5%
R15633_0402_5%
R16833_0402_5%
R12533_0402_5%
R11533_0402_5%
C105
C90
0.1U_0402_10V6K
12
12
12
12
12
12
12
1
C89
2
0.1U_0402_10V6K
0.1U_0402_10V6K
1
C138
2
R14749.9_0402_1%
R13949.9_0402_1%
R16349.9_0402_1%
R15549.9_0402_1%
F
CLK_BCLK
CLK_BCLK#
1
2
1
2
12
12
12
12
R158@0_0402_5%
12
R152@0_0402_5%
12
L4
12
CHB20 12U121_0805
1
C110
0.1U_0402_10V6K
2
CLK_N B_BCLK 10
CLK_N B_BCLK# 10
CLK_MEM_66M 10
CLK_AGP_66M 10
CLK_A LINK_SB 26
+3VS
CLK_C PU_BCLK 4
CLK_C PU_BCLK# 4
G
CLK_C PU_ITP 5
CLK_C PU_ITP# 5
H
33
CLOCK FREQUENCY SELECT TABLE
FS2MEMFS1
FS3
0 0 0 1 0
0 0 0 0 1
**
0 0 0 0 0
Note: 0 = PULL LOW
44
A-LINK FREQ
PCI33/66# = HIGH
**
PCI33/66# = LOW 33MHZ
A
1 = PULL HIGH
FS0
CPUFS4With Spread Enabled…
200
200
133
100100
*
133
10K_0402_5%
BSEL15,12
BSEL05,12
66MHZ
B
Spreaf OFF OR
Center spr ead +/-0.3%
+3VS +3VS
12
12
R167
R172
10K_0402_5%
D20RB 751V_SOD323
D21RB 751V_SOD323
C
+3V_CLK
12
R120
@10K_0402_5%
12
R123
10K_0402_5%
12
R127
10K_0402_5%
12
R133
@10K_0402_5%
Title
Size Doc u m ent NumberRe v
Date:Sheetof
Compa l Electronics, Inc.
Clock Generator
LA-2051
G
1651Friday, November 14, 2003
H
1.0
12
12
FS1
FS0
FS2
+3V_CLK
FS3
FS4
PCI33/66#
12
12
R169
10K_0402_5%
21
21
D
12
R171
10K_0402_5%
R166
4.7K_0402_5%
THIS SHEET OF ENGINEERIN G DRAWI NG IS T HE PROPR IETARY PR OPERTY O F CO MPAL ELECT RONI CS, INC. AND CONTAINS C ONFIDENTIAL
AND TRADE SECRET INFORMAT ION. THIS SHEET MAY NOT BE TRANSF ERED FR OM TH E CUSTO DY OF THE COMPET ENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZ ED BY CO MPAL ELECTR ONIC S, INC. N EITHER T HIS SHEET NOR THE INFORMATI ON IT CONTAINS
MAY BE USED BY OR DISCLOSED TO AN Y THIRD PARTY WIT HOUT PRIO R WRITT EN CO NSENT O F COMPAL ELECTRONICS , INC.
12
R170
4.7K_0402_5%
E
12
R160
@10K_0402_5%
R153
10K_0402_5%
R124
@10K_0402_5%
12
R121
10K_0402_5%
F
Loading...
+ 36 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.