QUANTA G74A Schematics REV 1A

5
www.schematic-x.blogspot.com
4
3
2
1
01
NFL 2SPD
D D
DDR4 2400MHz SODIMM1 8GB Max.
DDR4 2400MHz SODIMM2 8GB Max. DDR CHB
SATA HDD
2.5" 7.2/9.5mm Power :
C C
M.2 2280-S3 SSD
9.0mm ODD USB3.0
2.5" 7.2/9.5mm Power : PAGE 35
B B
G-Sensor
HP2DCTR PAGE34
Keyboard
Touch Pad
FAN
A A
Intel SKL/KBL ULT Platform Block Diagram
DDR4 2400MHz
DDR4 2400MHz
6GB/s
6GB/s
Port 3
VL711
Port 6
PAGE 34TPM
SLB9665TT2.0 FW 5.6
DDR CHA
SATA
PCIE
SATA
USB3.0
USB2.0
SPI
LPC
Audio Codec
ALC3258-CG
Power :
Package : MQFN
Size : 6 x 6 (mm)
System BIOS SPI ROM
Embedded Controller
iTE 8987
Power :
Package : LQPF128
Size : 14 x 14 (mm)
DIS/UMA (15/17")
N16S-GTR 25W, 23x23mm
LCD Connector
HDMI V1.4
LAN Controller
RTL8111HSH(Giga) RTL8107EH(10/100)
Power : Package : OFN32
USB3.0 USB2.0 D/B CONN
Port 3
Camera
RJ45 Conn
PAGE 19~26
PAGE 27/27
SKL/KBL U Processor
Processor : Daul Core Power : 15 (Watt) Package : BGA1356 Size : 40 X 24 (mm)
HDA
PAGE 2~16
PCIE
Azalia
PCIE
eDP x2
eDP
DDI
USB3.0
USB2.0
PCIE Gen 1 x 1 Lane
Card Reader
RTS5237S-GR
Power :
Package : LQPF48
Size : 7 x 7 (mm)
DB
SD Conn
DB
PCI-E X4 Lane
Port 1 Port 2 Port 4
USB2.0 MB CONN
Port 1 Port 2 Port 4
Port 5
IR Camera
VRAM DDR3 x4pcs x8pcs 256Mx16 2.5GHz
CBTL02042A
Port 8
Touch Screen
Elan EKTH3915 for 15" Elan EKTH3918 for 17"
M.2 Card
WLAN / BT Combo
USB2.0
Speaker
PAGE 23~26
Type C USB2.0
Port 7
PCB 8L STACK UP
LAYER 1 : TOP LAYER 2 : SGND LAYER 3 : IN1(High) LAYER 4 : IN2(Low) LAYER 5 : SVCC LAYER 6 : IN3(High) LAYER 7 : SGND1 LAYER 8 : BOT
TPS25810RVCR
5
Combo Jack
Digital MIC
4
3
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
Block Diagram
Block Diagram
NB5
NB5
2
NB5
Block Diagram
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
1 51Wednesday, January 11, 2017
1 51Wednesday, January 11, 2017
1 51Wednesday, January 11, 2017
1A
1A
1A
5
+3V 4,10,11,12,13,14,15,17,18,19,20,21,27,28,29,30,31,32,33,34,35,36,37,43,46,51 +1.0V 4,6,37,42 +VCCSTPLL 4,5,6,9,42,43
D D
C C
+VCCSTPLL
R6 *49.9/F_4
+1.0V
B B
R9 *0_4/S
CATERR#
R10 *51_4 R13 51_4 R15 51_4 R16 51_4 R18 51_4
Close to Chipset
HDMI
eDP_COMPIO and ICOMPO signals should be shorted near balls and routed with typical impedance <25 mohms
H_PROCHOT#37,43
JTAGX_PCH JTAG_TMS_PCH JTAG_TDI_PCH JTAG_TDO_PCH JTAG_TCK_PCH
IN_D2#29 IN_D229 IN_D1#29 IN_D129 IN_D0#29 IN_D029 IN_CLK#29 IN_CLK29
SDVO_CLK29 SDVO_DATA29
*
TP2
*
TP3
+VCCIO
R4 499/F_4
4
IN_D2# IN_D2 IN_D1# IN_D1 IN_D0# IN_D0 IN_CLK# IN_CLK
DDPC_CTRLDATA
1
DDPD_CTRLDATA
1
R3 24.9_1%_4
EC_PECI37 PM_THRMTRIP#37
R8 49.9/F_4 R11 49.9/F_4 R12 49.9/F_4 R14 49.9/F_4
EDP_RCOMP
*
TP127
*
TP128
TP113 TP4 TP5 TP6
E55
DDI1_TXN[0]
F55
DDI1_TXP[0]
E58
DDI1_TXN[1]
F58
DDI1_TXP[1]
F53
DDI1_TXN[2]
G53
DDI1_TXP[2]
F56
DDI1_TXN[3]
G56
DDI1_TXP[3]
C50
DDI2_TXN[0]
D50
DDI2_TXP[0]
C52
DDI2_TXN[1]
D52
DDI2_TXP[1]
A50
DDI2_TXN[2]
B50
DDI2_TXP[2]
D51
DDI2_TXN[3]
C51
DDI2_TXP[3]
L13
GPP_E18/DDPB_CTRLCLK
L12
GPP_E19/DDPB_CTRLDATA
N7
GPP_E20/DDPC_CTRLCLK
N8
GPP_E21/DDPC_CTRLDATA
N11
GPP_E22/DDPD_CTRLCLK
N12
GPP_E23/DDPD_CTRLDATA
E52
EDP_RCOMP
CATERR# EC_PECI
PROCHOT# PM_THRMTRIP#
XDP_BPM0
1
XDP_BPM1
1
3D_FW_GPIO_R
1
*
CPU_GP1
1
*
CPU_GP2
1
*
CPU_GP3
1
*
PROC_POPIRCOMP PCH_OPI_RCOMP EDRAM_OPIO_RCOMP EOPIO_RCOMP
U1A
*SKL_ULT
REV = 1
AT16
AU16
D63 A54 C65 C63 A65
C55 D55 B54 C56
A6
A7 BA5 AY5
H66 H65
3
?
SKL_ULT
DDI
DISPLAY SIDEBANDS
U1D
CATERR# PECI PROCHOT# THERMTRIP# SKTOCC#
CPU MISC
BPM#[0] BPM#[1] BPM#[2] BPM#[3]
GPP_E3/CPU_GP0 GPP_E7/CPU_GP1 GPP_B3/CPU_GP2 GPP_B4/CPU_GP3
PROC_POPIRCOMP PCH_OPIRCOMP OPCE_RCOMP OPC_RCOMP
*SKL_ULT
REV = 1
SKL_ULT
EDP
?
4 OF 20
EDP_TXN[0] EDP_TXP[0] EDP_TXN[1] EDP_TXP[1] EDP_TXN[2] EDP_TXP[2] EDP_TXN[3] EDP_TXP[3]
EDP_AUXN EDP_AUXP
EDP_DISP_UTIL
DDI1_AUXN DDI1_AUXP DDI2_AUXN DDI2_AUXP DDI3_AUXN DDI3_AUXP
GPP_E13/DDPB_HPD0 GPP_E14/DDPC_HPD1 GPP_E15/DDPD_HPD2 GPP_E16/DDPE_HPD3
GPP_E17/EDP_HPD
EDP_BKLTEN
EDP_BKLTCTL
EDP_VDDEN
Need apply PN
JTAG
PROC_TCK
PROC_TDI PROC_TDO PROC_TMS
PROC_TRST#
PCH_JTAG_TCK
PCH_JTAG_TDI PCH_JTAG_TDO PCH_JTAG_TMS
PCH_TRST#
JTAGX
BOM
Justsurport FHD 1920x1080
INT_EDP_TXN0
C47
INT_EDP_TXP0
C46
INT_EDP_TXN1
D46
INT_EDP_TXP1
C45 A45 B45 A47 B47
INT_EDP_AUXN
E45
INT_EDP_AUXP
F45
EDP_DISP_UTIL
B52 G50
F50 E48 F48 G46 F46
L9 L7 L6 N9 L10
R12 R11 U13
?1 OF 20
XDP_TCK0
B61
XDP_TDI_CPU
D60
XDP_TDO_CPU
A61
XDP_TMS_CPU
C60
PROC_TRST#
B59
JTAG_TCK_PCH
B56
JTAG_TDI_PCH
D59
JTAG_TDO_PCH
A56
JTAG_TMS_PCH
C59
XDP_TRST#_CPU
C61
JTAGX_PCH
A59
XDP_TRST#_CPU PROC_TRST#
?
HDMI_HPD_CON
ULT_EDP_HPD PCH_LVDS_BLON
PCH_DPST_PWM PCH_DISP_ON
1
TP1
1 1
R863 *0_4/S
2
INT_EDP_TXN0 27 INT_EDP_TXP0 27 INT_EDP_TXN1 27 INT_EDP_TXP1 27
INT_EDP_AUXN 27 INT_EDP_AUXP 27
*
HDMI_HPD_CON 29
ULT_EDP_HPD 27 PCH_LVDS_BLON 27
PCH_DPST_PWM 27 PCH_DISP_ON 27
*
TP999
*
TP998
1
Reserve EDP_HPD opposites circuit!
+3V
R1 *10K/F_4
ULT_EDP_HPD
R2 100K_4
Close to EC
PM_THRMTRIP#
Processor pull-up (CPU) TO BE REPLACED WITH 1K OHMS FOR SKL . 470 OHM IS FOR I/P
PLACE NEAR CPU
XDP_TMS_CPU XDP_TDI_CPU XDP_TDO_CPU
R5 1K_4
R17 *51_4 R19 *51_4 R20 *51_4
02
+VCCSTPLL
+1.0V
H_PROCHOT# XDP_TCK0 XDP_TRST#_CPU
A A
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
NB5
NB5
NB5
Date: Sheet of
Date: Sheet of
5
4
3
2
Date: Sheet of
R21 1K_4 R22 51_4 R23 51_4
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
02 -- SKYPAKE 1/15 (eDP/DDI)
02 -- SKYPAKE 1/15 (eDP/DDI)
02 -- SKYPAKE 1/15 (eDP/DDI)
+1.0V
1A
1A
2 51Wednesday, January 11, 2017
2 51Wednesday, January 11, 2017
1
2 51Wednesday, January 11, 2017
1A
5
M_A_DQSN[7:0]17
M_A_DQSP [7:0]17
M_B_DQSN[7:0]18
M_B_DQSP [7:0]18
M_A_DQ[63:0]17 M_B_DQ[63:0]18
D D
+1.2VSUS 6,17,18,40,42,48
4
3
2
1
03
SkyLake ULT Processor (DDR4)
?
U1B
M_A_DQ0
AL71
M_A_DQ1 M_A_DQ2 M_A_DQ3 M_A_DQ4 M_A_DQ5 M_A_DQ6 M_A_DQ7 M_A_DQ8 M_A_DQ9 M_A_DQ10 M_A_DQ11 M_A_DQ12 M_A_DQ13 M_A_DQ14 M_A_DQ15 M_B_DQ0 M_B_DQ1 M_B_DQ2
C C
B B
M_B_DQ3 M_B_DQ4 M_B_DQ5 M_B_DQ6 M_B_DQ7 M_B_DQ8 M_B_DQ9 M_B_DQ10 M_B_DQ11 M_B_DQ12 M_B_DQ13 M_B_DQ14 M_B_DQ15 M_A_DQ16 M_A_DQ17 M_A_DQ18 M_A_DQ19 M_A_DQ20 M_A_DQ21 M_A_DQ22 M_A_DQ23 M_A_DQ24 M_A_DQ25 M_A_DQ26 M_A_DQ27 M_A_DQ28 M_A_DQ29 M_A_DQ30 M_A_DQ31 M_B_DQ16 M_B_DQ17 M_B_DQ18 M_B_DQ19 M_B_DQ20 M_B_DQ21 M_B_DQ22 M_B_DQ23 M_B_DQ24 M_B_DQ25 M_B_DQ26 M_B_DQ27 M_B_DQ28 M_B_DQ29 M_B_DQ30 M_B_DQ31
DDR0_DQ[0]
AL68
DDR0_DQ[1]
AN68
DDR0_DQ[2]
AN69
DDR0_DQ[3]
AL70
DDR0_DQ[4]
AL69
DDR0_DQ[5]
AN70
DDR0_DQ[6]
AN71
DDR0_DQ[7]
AR70
DDR0_DQ[8]
AR68
DDR0_DQ[9]
AU71
DDR0_DQ[10]
AU68
DDR0_DQ[11]
AR71
DDR0_DQ[12]
AR69
DDR0_DQ[13]
AU70
DDR0_DQ[14]
AU69
DDR0_DQ[15]
AF65
DDR1_DQ[0]/DDR0_DQ[16]
AF64
DDR1_DQ[1]/DDR0_DQ[17]
AK65
DDR1_DQ[2]/DDR0_DQ[18]
AK64
DDR1_DQ[3]/DDR0_DQ[19]
AF66
DDR1_DQ[4]/DDR0_DQ[20]
AF67
DDR1_DQ[5]/DDR0_DQ[21]
AK67
DDR1_DQ[6]/DDR0_DQ[22]
AK66
DDR1_DQ[7]/DDR0_DQ[23]
AF70
DDR1_DQ[8]/DDR0_DQ[24]
AF68
DDR1_DQ[9]/DDR0_DQ[25]
AH71
DDR1_DQ[10]/DDR0_DQ [26]
AH68
DDR1_DQ[11]/DDR0_DQ [27]
AF71
DDR1_DQ[12]/DDR0_DQ [28]
AF69
DDR1_DQ[13]/DDR0_DQ [29]
AH70
DDR1_DQ[14]/DDR0_DQ [30]
AH69
DDR1_DQ[15]/DDR0_DQ [31]
BB65
DDR0_DQ[16]/DDR0_DQ [32]
AW65
DDR0_DQ[17]/DDR0_DQ [33]
AW63
DDR0_DQ[18]/DDR0_DQ [34]
AY63
DDR0_DQ[19]/DDR0_DQ [35]
BA65
DDR0_DQ[20]/DDR0_DQ [36]
AY65
DDR0_DQ[21]/DDR0_DQ [37]
BA63
DDR0_DQ[22]/DDR0_DQ [38]
BB63
DDR0_DQ[23]/DDR0_DQ [39]
BA61
DDR0_DQ[24]/DDR0_DQ [40]
AW61
DDR0_DQ[25]/DDR0_DQ [41]
BB59
DDR0_DQ[26]/DDR0_DQ [42]
AW59
DDR0_DQ[27]/DDR0_DQ [43]
BB61
DDR0_DQ[28]/DDR0_DQ [44]
AY61
DDR0_DQ[29]/DDR0_DQ [45]
BA59
DDR0_DQ[30]/DDR0_DQ [46]
AY59
DDR0_DQ[31]/DDR0_DQ [47]
AT66
DDR1_DQ[16]/DDR0_DQ [48]
AU66
DDR1_DQ[17]/DDR0_DQ [49]
AP65
DDR1_DQ[18]/DDR0_DQ [50]
AN65
DDR1_DQ[19]/DDR0_DQ [51]
AN66
DDR1_DQ[20]/DDR0_DQ [52]
AP66
DDR1_DQ[21]/DDR0_DQ [53]
AT65
DDR1_DQ[22]/DDR0_DQ [54]
AU65
DDR1_DQ[23]/DDR0_DQ [55]
AT61
DDR1_DQ[24]/DDR0_DQ [56]
AU61
DDR1_DQ[25]/DDR0_DQ [57]
AP60
DDR1_DQ[26]/DDR0_DQ [58]
AN60
DDR1_DQ[27]/DDR0_DQ [59]
AN61
DDR1_DQ[28]/DDR0_DQ [60]
AP61
DDR1_DQ[29]/DDR0_DQ [61]
AT60
DDR1_DQ[30]/DDR0_DQ [62]
AU60
DDR1_DQ[31]/DDR0_DQ [63]
*SKL_ULT
REV = 1
SKL_ULT
DDR0_MA[5]/DDR0_CAA [0]/DDR0_MA[5] DDR0_MA[9]/DDR0_CAA [1]/DDR0_MA[9] DDR0_MA[6]/DDR0_CAA [2]/DDR0_MA[6] DDR0_MA[8]/DDR0_CAA [3]/DDR0_MA[8] DDR0_MA[7]/DDR0_CAA [4]/DDR0_MA[7]
DDR0_BA[2 ]/DDR0_CAA[5]/DDR0_ BG[0] DDR0_MA[12]/DDR0_CA A[6]/DDR0_MA[12] DDR0_MA[11]/DDR0_CA A[7]/DDR0_MA[11]
DDR0_MA[15]/DDR0_CA A[8]/DDR0_ACT# DDR0_MA[14]/DDR0_CA A[9]/DDR0_BG[1]
DDR0_MA[13]/DDR0_CA B[0]/DDR0_MA[13]
DDR0_CAS# /DDR0_CAB [1]/DDR0_MA[15]
DDR0_WE #/DDR0_CA B[2]/DDR0 _MA[14]
DDR0_RAS# /DDR0_CAB [3]/DDR0_MA[16]
DDR0_BA[0 ]/DDR0_CAB[4]/DDR0_ BA[0]
DDR0_MA[2]/DDR0_CAB [5]/DDR0_MA[2]
DDR0_BA[1 ]/DDR0_CAB[6]/DDR0_ BA[1] DDR0_MA[10]/DDR0_CA B[7]/DDR0_MA[10]
DDR0_MA[1]/DDR0_CAB [8]/DDR0_MA[1] DDR0_MA[0]/DDR0_CAB [9]/DDR0_MA[0]
DDR1_DQSN[0]/DDR0_DQSN[2] DDR1_DQSP [0]/DDR0_DQSP[2] DDR1_DQSN[1]/DDR0_DQSN[3] DDR1_DQSP [1]/DDR0_DQSP[3] DDR0_DQSN[2]/DDR0_DQSN[4] DDR0_DQSP [2]/DDR0_DQSP[4] DDR0_DQSN[3]/DDR0_DQSN[5] DDR0_DQSP [3]/DDR0_DQSP[5] DDR1_DQSN[2]/DDR0_DQSN[6] DDR1_DQSP [2]/DDR0_DQSP[6] DDR1_DQSN[3]/DDR0_DQSN[7] DDR1_DQSP [3]/DDR0_DQSP[7]
NIL-DDR CH ­A
2 OF 20
DDR0_CKN[0 ]
DDR0_CKP[0]
DDR0_CKN[1 ]
DDR0_CKP[1] DDR0_CKE[0]
DDR0_CKE[1] DDR0_CKE[2] DDR0_CKE[3]
DDR0_CS#[0] DDR0_CS#[1] DDR0_ODT[0] DDR0_ODT[1]
DDR0_MA[3] DDR0_MA[4]
DDR0_DQSN[0] DDR0_DQSP [0] DDR0_DQSN[1] DDR0_DQSP [1]
DDR0_ALERT#
DDR0_PAR
DDR_VREF_CA DDR0_VREF_DQ DDR1_VREF_DQ
DDR_VTT_CNTL
AU53 AT53 AU55 AT55
BA56 BB56 AW56 AY56
AU45 AU43 AT45 AT43
M_A_A5
BA51
M_A_A9
BB54
M_A_A6
BA52
M_A_A8
AY52
M_A_A7
AW52
M_A_BG#0
AY55
M_A_A12
AW54
M_A_A11
BA54 BA55 AY54
M_A_A13
AU46 AU48 AT46 AU50 AU52
M_A_A2
AY51 AT48
M_A_A10
AT50
M_A_A1
BB50
M_A_A0
AY50
M_A_A3
BA50
M_A_A4
BB52
M_A_DQSN0
AM70
M_A_DQSP 0
AM69
M_A_DQSN1
AT69
M_A_DQSP 1
AT70
M_B_DQSN0
AH66
M_B_DQSP 0
AH65
M_B_DQSN1
AG69
M_B_DQSP 1
AG70
M_A_DQSN2
BA64
M_A_DQSP 2
AY64
M_A_DQSN3
AY60
M_A_DQSP 3
BA60
M_B_DQSN2
AR66
M_B_DQSP 2
AR65
M_B_DQSN3
AR61
M_B_DQSP 3
AR60
M_A_ALERT#
AW50
M_A_PARITY M_B_ALE RT#
AT52
SM_VREF
AY67
SMDDR_VREF_DQ0_M3
AY68
SMDDR_VREF_DQ1_M3
BA67
DDR_VTT_CNTL
AW67
?
M_A_CLKN0 17 M_A_CLKP 0 17 M_A_CLKN1 17 M_A_CLKP 1 17
M_A_CKE0 17 M_A_CKE1 17
M_A_CS#0 17 M_A_CS#1 17 M_A_DIM0_ ODT0 17 M_A_DIM0_ ODT1 17 M_B_DIM0_ ODT0 18
M_A_A5 17 M_A_A9 17 M_A_A6 17 M_A_A8 17 M_A_A7 17
M_A_BG#0 17
M_A_A12 17 M_A_A11 17
M_A_ACT# 17 M_A_BG#1 17
M_A_A13 17 M_A_CAS# 17 M_A_WE# 17 M_A_RAS# 17 M_A_BS# 0 17 M_A_A2 17 M_A_BS# 1 17 M_A_A10 17 M_A_A1 17 M_A_A0 17 M_A_A3 17 M_A_A4 17
M_A_ALE RT# 17 M_A_PARITY 17
SM_VREF 17
TP7
SMDDR_VREF_DQ1_M3 18 DDR_VTT_CNTL 18
20mils width
M_A_DQ32 M_A_DQ33 M_A_DQ34 M_A_DQ35 M_A_DQ36 M_A_DQ37 M_A_DQ38 M_A_DQ39 M_A_DQ40 M_A_DQ41 M_A_DQ42 M_A_DQ43 M_A_DQ44 M_A_DQ45 M_A_DQ46 M_A_DQ47 M_B_DQ32 M_B_DQ33 M_B_DQ34 M_B_DQ35 M_B_DQ36 M_B_DQ37 M_B_DQ38 M_B_DQ39 M_B_DQ40 M_B_DQ41 M_B_DQ42 M_B_DQ43 M_B_DQ44 M_B_DQ45 M_B_DQ46 M_B_DQ47 M_A_DQ48 M_A_DQ49 M_A_DQ50 M_A_DQ51 M_A_DQ52 M_A_DQ53 M_A_DQ54 M_A_DQ55 M_A_DQ56 M_A_DQ57 M_A_DQ58 M_A_DQ59 M_A_DQ60 M_A_DQ61 M_A_DQ62 M_A_DQ63 M_B_DQ48 M_B_DQ49 M_B_DQ50 M_B_DQ51 M_B_DQ52 M_B_DQ53 M_B_DQ54 M_B_DQ55 M_B_DQ56 M_B_DQ57 M_B_DQ58 M_B_DQ59 M_B_DQ60 M_B_DQ61 M_B_DQ62 M_B_DQ63
U1C
AY39
DDR0_DQ[32]/DDR1_DQ [0]
AW39
DDR0_DQ[33]/DDR1_DQ [1]
AY37
DDR0_DQ[34]/DDR1_DQ [2]
AW37
DDR0_DQ[35]/DDR1_DQ [3]
BB39
DDR0_DQ[36]/DDR1_DQ [4]
BA39
DDR0_DQ[37]/DDR1_DQ [5]
BA37
DDR0_DQ[38]/DDR1_DQ [6]
BB37
DDR0_DQ[39]/DDR1_DQ [7]
AY35
DDR0_DQ[40]/DDR1_DQ [8]
AW35
DDR0_DQ[41]/DDR1_DQ [9]
AY33
DDR0_DQ[42]/DDR1_DQ [10]
AW33
DDR0_DQ[43]/DDR1_DQ [11]
BB35
DDR0_DQ[44]/DDR1_DQ [12]
BA35
DDR0_DQ[45]/DDR1_DQ [13]
BA33
DDR0_DQ[46]/DDR1_DQ [14]
BB33
DDR0_DQ[47]/DDR1_DQ [15]
AU40
DDR1_DQ[32]/DDR1_DQ [16]
AT40
DDR1_DQ[33]/DDR1_DQ [17]
AT37
DDR1_DQ[34]/DDR1_DQ [18]
AU37
DDR1_DQ[35]/DDR1_DQ [19]
AR40
DDR1_DQ[36]/DDR1_DQ [20]
AP40
DDR1_DQ[37]/DDR1_DQ [21]
AP37
DDR1_DQ[38]/DDR1_DQ [22]
AR37
DDR1_DQ[39]/DDR1_DQ [23]
AT33
DDR1_DQ[40]/DDR1_DQ [24]
AU33
DDR1_DQ[41]/DDR1_DQ [25]
AU30
DDR1_DQ[42]/DDR1_DQ [26]
AT30
DDR1_DQ[43]/DDR1_DQ [27]
AR33
DDR1_DQ[44]/DDR1_DQ [28]
AP33
DDR1_DQ[45]/DDR1_DQ [29]
AR30
DDR1_DQ[46]/DDR1_DQ [30]
AP30
DDR1_DQ[47]/DDR1_DQ [31]
AY31
DDR0_DQ[48]/DDR1_DQ [32]
AW31
DDR0_DQ[49]/DDR1_DQ [33]
AY29
DDR0_DQ[50]/DDR1_DQ [34]
AW29
DDR0_DQ[51]/DDR1_DQ [35]
BB31
DDR0_DQ[52]/DDR1_DQ [36]
BA31
DDR0_DQ[53]/DDR1_DQ [37]
BA29
DDR0_DQ[54]/DDR1_DQ [38]
BB29
DDR0_DQ[55]/DDR1_DQ [39]
AY27
DDR0_DQ[56]/DDR1_DQ [40]
AW27
DDR0_DQ[57]/DDR1_DQ [41]
AY25
DDR0_DQ[58]/DDR1_DQ [42]
AW25
DDR0_DQ[59]/DDR1_DQ [43]
BB27
DDR0_DQ[60]/DDR1_DQ [44]
BA27
DDR0_DQ[61]/DDR1_DQ [45]
BA25
DDR0_DQ[62]/DDR1_DQ [46]
BB25
DDR0_DQ[63]/DDR1_DQ [47]
AU27
DDR1_DQ[48]
AT27
DDR1_DQ[49]
AT25
DDR1_DQ[50]
AU25
DDR1_DQ[51]
AP27
DDR1_DQ[52]
AN27
DDR1_DQ[53]
AN25
DDR1_DQ[54]
AP25
DDR1_DQ[55]
AT22
DDR1_DQ[56]
AU22
DDR1_DQ[57]
AU21
DDR1_DQ[58]
AT21
DDR1_DQ[59]
AN22
DDR1_DQ[60]
AP22
DDR1_DQ[61]
AP21
DDR1_DQ[62]
AN21
DDR1_DQ[63]
*SKL_ULT
REV = 1
?
SKL_ULT
DDR1_CKN[0 ] DDR1_CKN[1 ] DDR1_CKP[0] DDR1_CKP[1]
DDR1_CKE[0] DDR1_CKE[1] DDR1_CKE[2] DDR1_CKE[3]
DDR1_CS#[0] DDR1_CS#[1]
DDR1_ODT[0]
DDR1_MA[5]/DDR1_CAA [0]/DDR1_ MA[5] DDR1_MA[9]/DDR1_CAA [1]/DDR1_ MA[9] DDR1_MA[6]/DDR1_CAA [2]/DDR1_ MA[6] DDR1_MA[8]/DDR1_CAA [3]/DDR1_ MA[8] DDR1_MA[7]/DDR1_CAA [4]/DDR1_ MA[7]
DDR1_BA[2 ]/DDR1_CA A[5]/DDR1_ BG[0] DDR1_MA[12]/DDR1_CA A[6]/DDR1 _MA[12] DDR1_MA[11]/DDR1_CA A[7]/DDR1 _MA[11]
DDR1_MA[15]/DDR1_CA A[8]/DDR1 _ACT# DDR1_MA[14]/DDR1_CA A[9]/DDR1 _BG[1]
DDR1_MA[13]/DDR1_CA B[0]/DDR1 _MA[13]
DDR1_CAS# /DDR1_CAB [1]/DDR1_ MA[15]
DDR1_WE#/DDR1_CAB[2]/DDR1 _MA[14]
DDR1_RAS# /DDR1_CAB [3]/DDR1_ MA[16]
DDR1_BA[0 ]/DDR1_CA B[4]/DDR1_ BA[0]
DDR1_MA[2]/DDR1_CAB [5]/DDR1_ MA[2]
DDR1_BA[1 ]/DDR1_CA B[6]/DDR1_ BA[1] DDR1_MA[10]/DDR1_CA B[7]/DDR1 _MA[10]
DDR1_MA[1]/DDR1_CAB [8]/DDR1_ MA[1] DDR1_MA[0]/DDR1_CAB [9]/DDR1_ MA[0]
NIL-DDR CH ­B
3 OF 20
DDR1_ODT[1]
DDR0_DQSN[4]/DDR1_DQSN[0] DDR0_DQSP [4]/DDR1_DQSP[0] DDR0_DQSN[5]/DDR1_DQSN[1] DDR0_DQSP [5]/DDR1_DQSP[1] DDR1_DQSN[4]/DDR1_DQSN[2] DDR1_DQSP [4]/DDR1_DQSP[2] DDR1_DQSN[5]/DDR1_DQSN[3] DDR1_DQSP [5]/DDR1_DQSP[3] DDR0_DQSN[6]/DDR1_DQSN[4] DDR0_DQSP [6]/DDR1_DQSP[4] DDR0_DQSN[7]/DDR1_DQSN[5] DDR0_DQSP [7]/DDR1_DQSP[5]
DDR1_DQSN[6] DDR1_DQSP [6] DDR1_DQSN[7] DDR1_DQSP [7]
DDR1_ALE RT#
DRAM_RESE T# DDR_RCOMP[0] DDR_RCOMP[1] DDR_RCOMP[2]
BOM
DDR1_MA[3] DDR1_MA[4]
DDR1_PAR
?
AN45 AN46 AP45 AP46
AN56 AP55 AN55 AP53
BB42 AY42 BA42 AW42
AY48 AP50 BA48 BB48 AP48 AP52 AN50 AN48 AN53 AN52
BA43 AY43 AY44 AW44 BB44 AY47 BA44 AW46 AY46 BA46 BB46 BA47
BA38 AY38 AY34 BA34 AT38 AR38 AT32 AR32 BA30 AY30 AY26 BA26 AR25 AR27 AR22 AR21
AN43 AP43 AT13 AR18 AT18 AU18
M_B_A5 M_B_A9 M_B_A6 M_B_A8 M_B_A7
M_B_A12 M_B_A11
M_B_A13
M_B_A2 M_B_A10
M_B_A1 M_B_A0 M_B_A3 M_B_A4
M_A_DQSN4 M_A_DQSP 4 M_A_DQSN5 M_A_DQSP 5 M_B_DQSN4 M_B_DQSP 4 M_B_DQSN5 M_B_DQSP 5 M_A_DQSN6 M_A_DQSP 6 M_A_DQSN7 M_A_DQSP 7 M_B_DQSN6 M_B_DQSP 6 M_B_DQSN7 M_B_DQSP 7
M_B_PARI TY SM_DRAMRST# SM_RCOMP_ 0 SM_RCOMP_ 1 SM_RCOMP_ 2
R25 121/F_4 R26 80.6/F_ 4 R27 100/F_4
M_B_CLKN0 18 M_B_CLKN1 18 M_B_CLKP0 18 M_B_CLKP1 18
M_B_CKE0 18 M_B_CKE1 18
M_B_CS#0 18 M_B_CS#1 18
M_B_DIM0_ ODT1 18 M_B_A5 18
M_B_A9 18 M_B_A6 18 M_B_A8 18 M_B_A7 18
M_B_BG# 0 18
M_B_A12 18 M_B_A11 18
M_B_ACT# 18 M_B_BG# 1 18
M_B_A13 18 M_B_CAS# 18 M_B_WE# 18 M_B_RAS# 18 M_B_BS# 0 18 M_B_A2 18 M_B_BS# 1 18 M_B_A10 18 M_B_A1 18 M_B_A0 18 M_B_A3 18 M_B_A4 18
+1.2VSUS
M_B_ALE RT# 18 M_B_PARI TY 18
R24 470/F_4
DDR3_DRAMRST# 17,18
A A
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Documen t Number Rev
Size Documen t Number Rev
Size Documen t Number Rev Custom
Custom
Custom
03 -- SKYLAKE 2/15(DDR4 I/F)
03 -- SKYLAKE 2/15(DDR4 I/F)
NB5
NB5
5
4
3
2
NB5
03 -- SKYLAKE 2/15(DDR4 I/F)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
1A
1A
1A
3 51Wednesday, J anuary 11, 20 17
3 51Wednesday, J anuary 11, 20 17
3 51Wednesday, J anuary 11, 20 17
5
+3V_DEEP_SUS10,11,12,14,15,18
+3V2,10,11,12,13,14,15,17,18,19,20,21,27,28,29,30,31,32,33,34,35,36,37,43,46,51
+3VS510,15,32,36,37,39,40,41,42,48,51
+VCCSTPLL2,5,6,9,42,43
+1.0V2,6,37,42
+BAT_RTC13,15,33,38,49
+3V_RTC_213,15
D D
RSMRST#37
EC1 *220p/50V_4
EC_PWROK37
TP9020
PCIE_WAKE#30,31,36
TP9022
SUSWARN#
1
*
R320_4 R34*0_4
TP789
R29 *10K_4
C1 *0.1u/16V_4
1
*
1
*
PLTRST# SYS_RESET#
RSMRST# PROCPWRGD
H_VCCST_PWRGD SYS_PWROK
PCH_PWROK DSWROK_EC_R
R33*0_4
SUSWARN# SUSACK#
PCIE_WAKE# LAN_WAKE#
GPD7
4
3
2
1
04
?
U1K
AN10
GPP_B13/PLTRST#
B5
SYS_RESET#
AY17
RSMRST#
A68
PROCPWRGD
B65
VCCST_PWRGD
B6
SYS_PWROK
BA20
PCH_PWROK
BB20
DSW_PWROK
AR13
GPP_A13/SUSWARN#/SUSPWRDNACK
AP11
GPP_A15/SUSACK#
BB15
WAKE#
AM15
GPD2/LAN_WAKE#
AW17
GPD11/LANPHYPC
AT15
GPD7/RSVD
*SKL_ULT
REV = 1
SKL_ULT
SYSTEM POWER MANAGEMENT
11 OF 20
GPP_B12/SLP_S0#
GPD4/SLP_S3# GPD5/SLP_S4#
GPD10/SLP_S5#
SLP_SUS# SLP_LAN#
GPD9/SLP_WLAN#
GPD6/SLP_A#
GPD3/PWRBTN#
GPD1/ACPRESENT
GPD0/BATLOW#
GPP_A11/PME#
INTRUDER#
GPP_B11/EXT_PWR_GATE#
GPP_B2/VRALERT#
PCH_SLP_S0_N
AT11 AP15 BA16
SLP_S5#
AY16
SLP_SUS#_EC
AN15 AW15 BB17 AN16
BA15 AY15 AU13
AU11 AP16
AM10 AM11
?
GPD9 SLP_A#
DNBSWON# AC_PRESENT_EC RF_OFF_PCH
INTRUDER#_R
GPP_B2
1
1
*
TP8
Ra
R36 1M_4 R305 *1M_4
Rb
TP9
*
1
*
TP942
SUSB# 37 SUSC# 37
1
*
TP941
SLP_SUS#_EC 37
1
*
TP940
DNBSWON# 37 AC_PRESENT_EC 37 RF_OFF_PCH 36
+BAT_RTC +3V_RTC_2
Main BAT -->Ra Coin BAT -->Rb (default)
PCH Pull-high/low(CLG)
+3V_DEEP_SUS
SUSWARN# SUSACK# RF_OFF_PCH
PCIE_WAKE# AC_PRESENT_EC LAN_WAKE#
SYS_RESET# RSMRST#
DSWROK_EC
R28 *10K_4 R30 10K_4 R31 10K_4
+3VS5
R35 1K_4 R37 *10K_4 R38 *10K_4
+3V
R39 10K_4 R40 10K_4 R41 100K/F_4
C C
For DS3 Sequence
For DS3 -->Ra Non-DS3 -->Rb
RSMRST#
DSWROK_EC37
PLTRST#(CLG)
Check Rise/Fall time less than 100ns
R52
B B
100K/F_4
Rb
R42 *0_4
R46 0_4
Ra
PLTRST# 19,30,31,34,36,37
DSWROK_EC_R
+1.0V
2
D1 MEK500V-40
HWPG37,39,40,41
1
Ra close to CPU side H_VCCST_PWRGD trace 0.3" - 1.5"
H_VCCST_PWRGD_R
R47 1K_4
C3 *10P/50V_4
+VCCSTPLL
R48 *1K_4
Ra
R50 60.4/F_4
H_VCCST_PWRGD
System PWR_OK(CLG)
SYS_PWROK
R53 *0_4/S
A A
5
EC_PWROK
R54 10K/F_4
4
3
+1.0V +3VS5+5VS5
R43 15K/F_4
+1.0V_PWRGD_G1
C2
0.1U/16V_4
R51 100K_4
2
2
R44 100K_4
+1.0V_PWRGD_G2
Q2 METR3904-G
1 3
R45 10K_4
HWPG
3
2
Q1 2N7002K
1
NB5
NB5
NB5
R49 100K_4
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
04 -- SKYLAKE 3/15(PowerManger)
04 -- SKYLAKE 3/15(PowerManger)
04 -- SKYLAKE 3/15(PowerManger)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
4 51Wednesday, January 11, 2017
4 51Wednesday, January 11, 2017
4 51Wednesday, January 11, 2017
1A
1A
1A
5
+VCC_CORE7,43,44
+1.0V2,4,6,37,42
+VCCSTG6
+VCCSTPLL2,4,6,9,42,43
Under CPU
C10
C9
C4
D D
C C
10U/6.3V_6
C19 10U/6.3V_6
C34 22U/6.3V_6
22U/6.3V_6
C20 10U/6.3V_4
C35 22U/6.3V_6
22U/6.3V_6
C21 10U/6.3V_4
C36 22U/6.3V_6
C5 22U/6.3V_6
C22 10U/6.3V_4
C37 22U/6.3V_6
C14 22U/6.3V_6
C23 10U/6.3V_4
C38 22U/6.3V_6
22U/6.3V_6
C24 10U/6.3V_6
C39 22U/6.3V_6
C17 22U/6.3V_6
C25 10U/6.3V_4
C9064 22U/6.3V_6
Close CPU
+VCC_CORE
C40
GT3e => Stuff GT2 => Un-Stuff
47U/6.3VS_8
+VCC_CORE
4
?
SKL_ULT
A30 A34 A39
A44 AK33 AK35 AK37 AK38 AK40
AL33 AL37
AL40 AM32 AM33 AM35 AM37 AM38
G30
K32 AK32 AB62
P62
V62
H63
G61 AC63
AE63 AE62
AG62
AL63 AJ62
C42
47U/6.3VS_8
U1L
CPU POWER 1 OF 4
VCC_A30 VCC_A34
32A
VCC_A39 VCC_A44 VCC_AK33 VCC_AK35 VCC_AK37 VCC_AK38 VCC_AK40 VCC_AL33 VCC_AL37 VCC_AL40 VCC_AM32 VCC_AM33 VCC_AM35 VCC_AM37 VCC_AM38 VCC_G30
RSVD_K32 RSVD_AK32 VCCOPC_AB62
VCCOPC_P62 VCCOPC_V62
VCC_OPC_1P8_H63 VCC_OPC_1P8_G61 VCCOPC_SENSE
VSSOPC_SENSE VCCEOPIO_AE62
VCCEOPIO_AG62 VCCEOPIO_SENSE
VSSEOPIO_SENSE
*SKL_ULT
REV = 1
C43
47U/6.3VS_8
3.2A 50mA
2A
12 OF 20
C44
47U/6.3VS_8
C45
47U/6.3VS_8
VCC_G32 VCC_G33 VCC_G35 VCC_G37 VCC_G38 VCC_G40 VCC_G42
VCC_J30 VCC_J33 VCC_J37
VCC_J40 VCC_K33 VCC_K35 VCC_K37 VCC_K38 VCC_K40 VCC_K42 VCC_K43
VCC_SENSE VSS_SENSE
VIDALERT#
VIDSCK
VIDSOUT
VCCSTG_G20
BOM
47U/6.3VS_8
+VCC_CORE +VCC_CORE
C18
22U/6.3V_6
C9063 22U/6.3V_6
C9065 22U/6.3V_6
C41 47U/6.3VS_8
C46
U
?
3
G32 G33 G35 G37 G38 G40 G42 J30 J33 J37 J40 K33 K35 K37 K38 K40 K42 K43
E32 E33
H_CPU_SVIDALRT#
B63
VR_SVID_CLK_R
A63
H_CPU_SVIDDAT
D64 G20
C47
47U/6.3VS_8
C6 1U/6.3V_4C16
C26 1U/6.3V_4
C7 1U/6.3V_4
C27 1U/6.3V_4
R55 100/F_4
R56 100/F_4
+VCCSTG
2
1
Under CPU
C8 1U/6.3V_4
C28 1U/6.3V_4
C11 1U/6.3V_4
C29 1U/6.3V_4
+VCC_CORE VCC_SENSE 43
VSS_SENSE 43
C12 1U/6.3V_4
C30 1U/6.3V_4
C13 1U/6.3V_4
C31 1U/6.3V_4
Close CPU
C15 1U/6.3V_4
C32 1U/6.3V_4
C9066 22U/6.3V_6
C33 1U/6.3V_4
C9067 22U/6.3V_6
C9071 10U/6.3V_6
C9068 22U/6.3V_6
Layout note: need routing together and ALERT need between CLK and DATA.
+VCCSTPLL
CLOSE TO CPU PLACE THE PU RESISTORS
H_CPU_SVIDALRT#
R58 220/F_4
R57
56.2/F_4
C48 *0.1U/16V_4
SVID ALERT
VR_SVID_ALERT# 43
100- ±1% pull-up to VCC near processor.
05
R61 100/F_4
+VCCSTPLL
R59 *54.9/F_4
SVID CLK
VR_SVID_CLK 43
R62 *0_4/S
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
NB5
NB5
NB5
Date: Sheet of
Date: Sheet of
Date: Sheet of
SVID DATA
VR_SVID_DATA 43
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
05 -- SKYLAKE 4/15 (POWER-1)
05 -- SKYLAKE 4/15 (POWER-1)
05 -- SKYLAKE 4/15 (POWER-1)
1
1A
1A
5 51Wednesday, January 11, 2017
5 51Wednesday, January 11, 2017
5 51Wednesday, January 11, 2017
1A
C52
C49
B B
A A
5
10U/6.3V_4
C50 10U/6.3V_4
C51
10U/6.3V_4
10U/6.3V_6
4
C53 10U/6.3V_4
C54 10U/6.3V_4
C55 10U/6.3V_4
C56 10U/6.3V_6
3
PLACE THE PU RESISTORS CLOSE TO VR PULL UP IS IN THE VR MODULE
CLOSE TO CPU PLACE THE PU RESISTORS
VR_SVID_CLK_R
H_CPU_SVIDDAT
2
R60 *0_4/S
+VCCSTPLL
5
+VCCSTPLL 2,4,5,9,42,43 +VCCSA 43,45 +1.2VSUS 3,17,18,40,42,48 +1.0V_DEEP_SUS 9,13,15,41,42 +1.0V 2,4,37,42 +3VPCU 13,31,32,33,36,37,38,39,49
Under CPU
D D
C73
10U/6.3V_6
10U/6.3V_6
10U/6.3V_6
C61
C60
10U/6.3V_6
C74
10U/6.3V_6
C62
1U/6.3V_4
C75
C76
10U/6.3V_6
Close CPU
+VCCSTPLL
+1.0V
+VCCIO
C C
+1.2V_VCCPLL_OC
R63 0_4 R64 *0_4 R65 *0_4
R68 *0_6
R69 0_6
R70 *0_6/S
+VCCSTG
+VCCPLL_OC+1.2VSUS
+VCCPLL+VCCSTPLL
Under CPU
+VCCSTG +VCCPLL_OC
C99
1U/6.3V_4
C100
1U/6.3V_4
Close A18 Ball
+VCCSTPLL
B B
C104
*1U/6.3V_4
C105
*22U/6.3V_6
+1.2VSUS
C57
1U/6.3V_4
*10U/6.3V_4
1U/6.3V_4
C91
C59
C58
1U/6.3V_4
C92
1U/6.3V_4
Close CPU Under CPU
IO Thrm Protect
+3VPCU
R71 20K/F_4
For 75 degree, 1.2v limit, (HW)
THER_CPU
R74 100K_4 NTC
C101
0.1U/16V_4
4
+VCCSTPLL
+VCCSTG
+VCCPLL_OC
+VCCPLL
THRM_MOINTOR2 37
AU23 AU28 AU35 AU42 BB23 BB32 BB41 BB47 BB51
AM40
AL23
A18 A22
K20 K21
SKL_ULT
U1N
CPU POWER 3 OF 4
VDDQ_AU23 VDDQ_AU28 VDDQ_AU35 VDDQ_AU42 VDDQ_BB23 VDDQ_BB32 VDDQ_BB41 VDDQ_BB47 VDDQ_BB51
VDDQC VCCST VCCSTG_A22 VCCPLL_OC VCCPLL_K20
VCCPLL_K21
*SKL_ULT
REV = 1
2.8A
60mA 20mA 120mA
130mA
14 OF 20
?
VCCIO1
3.1A
VCCIO2 VCCIO3 VCCIO4 VCCIO5 VCCIO6 VCCIO7
VCCSA1
5.1A
VCCSA2 VCCSA3 VCCSA4 VCCSA5 VCCSA6 VCCSA7 VCCSA8
VCCSA9 VCCSA10 VCCSA11 VCCSA12 VCCSA13 VCCSA14
VCCIO_SENSE VSSIO_SENSE
VSSSA_SENSE VCCSA_SENSE
3
AK28 AK30 AL30 AL42
C63
AM28
1U/6.3V_4
AM30 AM42
AK23 AK25 G23 G25 G27 G28 J22 J23 J27 K23 K25 K27 K28 K30
AM23 AM22
H21 H20
?
+VCCSA
C77
1U/6.3V_4
VCCIO_VCCSENSE VCCIO_VSSSENSE
For CPU USEFor PIPE USE
+3VPCU
R73 20K/F_4
For 75 degree, 1.2v limit, (HW)
THER_PIPE
R76 100K_4 NTC
C103
0.1U/16V_4
2
Under CPU Close CPU
C66
C64 1U/6.3V_4
C65 1U/6.3V_4
10U/6.3V_4
C67 10U/6.3V_4
C68 10U/6.3V_4
C69 1U/6.3V_4
Under CPU
C82
C78
C79
1U/6.3V_4
1U/6.3V_4
C94
C93
10U/6.3V_6
10U/6.3V_6
VSSSA_SENSE 43 VCCSA_SENSE 43
THRM_MOINTOR1 37
C80 1U/6.3V_4
C95 10U/6.3V_6
C81 1U/6.3V_4
C96 10U/6.3V_6
1U/6.3V_4
C97 10U/6.3V_4
C83 1U/6.3V_4
C98 10U/6.3V_4
VCCIO_VCCSENSE
VCCIO_VSSSENSE
C70 1U/6.3V_4
C84 10U/6.3V_4
Close CPU
R66 100/F_4
R67 100/F_4
C71 1U/6.3V_4
C85 10U/6.3V_6
+VCCIO
C86 10U/6.3V_4
C72 1U/6.3V_4
+VCCIO
C87 10U/6.3V_6
C88 10U/6.3V_4
1
C89 10U/6.3V_6
C90 10U/6.3V_6
06
Close CPU
C107
1U/6.3V_4
C109
10U/6.3V_6
+VCCPLL
5
C110
10U/6.3V_6
C111
10U/6.3V_6
C112
10U/6.3V_6
C113
10U/6.3V_6
C114
1U/6.3V_4
C115
1U/6.3V_4
4
C116
1U/6.3V_4
C117
1U/6.3V_4
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
06 -- SKYLAKE 5/15 (POWER-2)
06 -- SKYLAKE 5/15 (POWER-2)
NB5
NB5
3
2
NB5
06 -- SKYLAKE 5/15 (POWER-2)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
6 51Wednesday, January 11, 2017
6 51Wednesday, January 11, 2017
6 51Wednesday, January 11, 2017
1A
1A
1A
+VCCSTPLL
C106
1U/6.3V_4
+1.2VSUS
A A
C108
10U/6.3V_6
Close to CPU
5
+VCCGT 43,45 +VCC_CORE 5,43,44 +1.2VSUS 3,6,17,18,40,42,48
Under CPU
D D
C119 10U/6.3V_6
C130 10U/6.3V_4
For R-U42
+VCC_CORE
C C
+VCCGT
R998 *0.0002_5%_0805
1 2
R995 0.0002_5%_0805
1 2
For U22
B B
󰵓󰵓󰵓󰵓󰸿󰸿󰸿󰸿
󰵓󰵓󰵓󰵓󰸿󰸿󰸿󰸿
/0923
+VCCGT_+VCORE
+VCCGT_+VCORE
/0923
C146 1U/6.3V_4
C152 1U/6.3V_4
C147 1U/6.3V_4
C153 1U/6.3V_4
C120 10U/6.3V_4
C131 10U/6.3V_6
C148 1U/6.3V_4
C154 1U/6.3V_4
C121 10U/6.3V_6
C137 10U/6.3V_6
C9069 22U/6.3V_6
C149 1U/6.3V_4
C155 1U/6.3V_4
4
C118 10U/6.3V_4
C138 10U/6.3V_6
+VCCGT_+VCORE
C9070 22U/6.3V_6
+VCCGT
C150 1U/6.3V_4
C156 1U/6.3V_4
VCCGT_SENSE43 VSSGT_SENSE43
+VCCGT_+VCORE
+VCCGT
C128 10U/6.3V_6
C139 10U/6.3V_4
+VCCGT
+VCCGT_+VCORE
R992 *0_4/S
+VCCGT
C151 1U/6.3V_4
C157 1U/6.3V_4
AA63 AA64 AA66 AA67 AA69 AA70 AA71 AC64 AC65 AC66 AC67 AC68 AC69 AC70 AC71
A48 A53 A58 A62 A66
J43 J45 J46 J48 J50 J52 J53 J55 J56 J58 J60 K48 K50 K52 K53 K55 K56 K58 K60 L62 L63 L64 L65 L66 L67 L68 L69 L70
L71 M62 N63 N64 N66 N67 N69
J70
J69
SKL_ULT
U1M
CPU POWER 2 OF 4
VCCGT1 VCCGT2 VCCGT3 VCCGT4 VCCGT5 VCCGT6 VCCGT7 VCCGT8 VCCGT9 VCCGT10 VCCGT11 VCCGT12 VCCGT13 VCCGT14 VCCGT15 VCCGT16 VCCGT17 VCCGT18 VCCGT19 VCCGT20 VCCGT21 VCCGT22 VCCGT23 VCCGT24 VCCGT25 VCCGT26 VCCGT27 VCCGT28 VCCGT29 VCCGT30 VCCGT31 VCCGT32 VCCGT33 VCCGT34 VCCGT35 VCCGT36 VCCGT37 VCCGT38 VCCGT39 VCCGT40 VCCGT41 VCCGT42 VCCGT43 VCCGT44 VCCGT45 VCCGT46 VCCGT47 VCCGT48 VCCGT49 VCCGT50 VCCGT51 VCCGT52 VCCGT53 VCCGT54 VCCGT55
VCCGT_SENSE VSSGT_SENSE
*SKL_ULT
REV = 1
57A
?
7A
BOM
13 OF 20
VCCGT56 VCCGT57 VCCGT58 VCCGT59 VCCGT60 VCCGT61 VCCGT62 VCCGT63 VCCGT64 VCCGT65 VCCGT66 VCCGT67 VCCGT68 VCCGT69 VCCGT70 VCCGT71 VCCGT72 VCCGT73 VCCGT74 VCCGT75 VCCGT76 VCCGT77 VCCGT78 VCCGT79 VCCGT80
VCCGTX_AK42 VCCGTX_AK43 VCCGTX_AK45 VCCGTX_AK46 VCCGTX_AK48 VCCGTX_AK50 VCCGTX_AK52 VCCGTX_AK53 VCCGTX_AK55 VCCGTX_AK56 VCCGTX_AK58 VCCGTX_AK60 VCCGTX_AK70 VCCGTX_AL43 VCCGTX_AL46 VCCGTX_AL50 VCCGTX_AL53 VCCGTX_AL56
VCCGTX_AL60 VCCGTX_AM48 VCCGTX_AM50 VCCGTX_AM52 VCCGTX_AM53 VCCGTX_AM56 VCCGTX_AM58
VCCGTX_AU58
VCCGTX_AU63
VCCGTX_BB57
VCCGTX_BB66
VCCGTX_SENSE VSSGTX_SENSE
3
+VCCGT
Close CPU
N70 N71 R63 R64 R65 R66 R67 R68 R69 R70 R71 T62 U65 U68 U71 W63 W64 W65 W66 W67 W68 W69 W70 W71 Y62
AK42 AK43 AK45 AK46 AK48 AK50 AK52 AK53 AK55 AK56 AK58 AK60 AK70 AL43 AL46 AL50 AL53 AL56 AL60 AM48 AM50 AM52 AM53 AM56 AM58 AU58 AU63 BB57 BB66
AK62 AL61
?
C122 47U/6.3VS_8
C129 22U/6.3V_6
C142 22U/6.3V_6
C300 *22U/6.3V_6
C303 *22U/6.3V_6
C123 47U/6.3VS_8
C132 22U/6.3V_6
C143 22U/6.3V_6
+VCCGTX_+VCORE
C304 *22U/6.3V_6
+VCCGTX_+VCORE
C302 *22U/6.3V_6
+VCCGTX_+VCORE
C301 *22U/6.3V_6
C124 47U/6.3VS_8
C133 22U/6.3V_6
C144 22U/6.3V_6
C9072 *10U/6.3V_6
C9073 *1U/6.3V_4
1.U22---C300/C301/C302/C303/C304
2.U42---C300/C301/C302/C303/C304
C125 47U/6.3VS_8
C134 22U/6.3V_6
C145 22U/6.3V_6
2
C126 47U/6.3VS_8
C135 22U/6.3V_6
C127 47U/6.3VS_8
C136 22U/6.3V_6
+VCCGTX_+VCORE
1.U22--->R994
2.U42--->R994
C140 22U/6.3V_6
R994 *0.0002_5%_0805
1 2
󰵖󰵖󰵖󰵖󰵓󰵓󰵓󰵓󰸿󰸿󰸿󰸿 󰵓󰵓󰵓󰵓󰸿󰸿󰸿󰸿
C141 22U/6.3V_6
1
07
+VCC_CORE
󰵖󰵖󰵖󰵖󰵓󰵓󰵓󰵓󰸿󰸿󰸿󰸿 󰵓󰵓󰵓󰵓󰸿󰸿󰸿󰸿
A A
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
07 -- SKYLAKE 6/15 (POWER-3)
07 -- SKYLAKE 6/15 (POWER-3)
NB5
NB5
5
4
3
2
NB5
07 -- SKYLAKE 6/15 (POWER-3)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
7 51Wednesday, January 11, 2017
7 51Wednesday, January 11, 2017
7 51Wednesday, January 11, 2017
1A
1A
1A
5
4
3
2
1
08
U1R
?
D D
C C
B B
SKL_ULT
GND 3 OF 3
F8
VSS_F8
G10
VSS_G10
G22
VSS_G22
G43
VSS_G43
G45
VSS_G45
G48
VSS_G48
G5
VSS_G5
G52
VSS_G52
G55
VSS_G55
G58
VSS_G58
G6
VSS_G6
G60
VSS_G60
G63
VSS_G63
G66
VSS_G66
H15
VSS_H15
H18
VSS_H18
H71
VSS_H71
J11
VSS_J11
J13
VSS_J13
J25
VSS_J25
J28
VSS_J28
J32
VSS_J32
J35
VSS_J35
J38
VSS_J38
J42
VSS_J42
J8
VSS_J8
K16
VSS_K16
K18
VSS_K18
K22
VSS_K22
K61
VSS_K61
K63
VSS_K63
K64
VSS_K64
K65
VSS_K65
K66
VSS_K66
K67
VSS_K67
K68
VSS_K68
K70
VSS_K70
K71
VSS_K71
L11
VSS_L11
L16
VSS_L16
L17
VSS_L17
18 OF 20
*SKL_ULT
REV = 1
VSS_L18
VSS_L2
VSS_L20
VSS_L4
VSS_L8 VSS_N10 VSS_N13 VSS_N19 VSS_N21
VSS_N6 VSS_N65 VSS_N68 VSS_P17 VSS_P19 VSS_P20 VSS_P21 VSS_R13
VSS_R6 VSS_T15 VSS_T17 VSS_T18
VSS_T2 VSS_T21
VSS_T4 VSS_U10 VSS_U63 VSS_U64 VSS_U66 VSS_U67 VSS_U69 VSS_U70 VSS_V16 VSS_V17 VSS_V18
VSS_W13
VSS_W6
VSS_W9 VSS_Y17 VSS_Y19 VSS_Y20 VSS_Y21
L18 L2 L20 L4 L8 N10 N13 N19 N21 N6 N65 N68 P17 P19 P20 P21 R13 R6 T15 T17 T18 T2 T21 T4 U10 U63 U64 U66 U67 U69 U70 V16 V17 V18 W13 W6 W9 Y17 Y19 Y20 Y21
?
AA65 AA68 AB15 AB16 AB18 AB21
AD13 AD16 AD19 AD20 AD21 AD62
AE64 AE65 AE66 AE67 AE68 AE69
AF10 AF15 AF17
AF63 AG16 AG17 AG18 AG19 AG20 AG21 AG71 AH13
AH63 AH64 AH67
AJ15
AJ18
AJ20 AK11
AK16 AK18 AK21 AK22 AK27 AK63 AK68 AK69
AL28
AL32
AL35
AL38
AL45
AL48
AL52
AL55
AL58
AL64
U1P
?
SKL_ULT
GND 1 OF 3
A5
VSS_A5
A67
VSS_A67
A70
VSS_A70
AA2
VSS_AA2
AA4
VSS_AA4 VSS_AA65 VSS_AA68 VSS_AB15 VSS_AB16 VSS_AB18 VSS_AB21
AB8
VSS_AB8 VSS_AD13 VSS_AD16 VSS_AD19 VSS_AD20 VSS_AD21 VSS_AD62
AD8
VSS_AD8 VSS_AE64 VSS_AE65 VSS_AE66 VSS_AE67 VSS_AE68 VSS_AE69
AF1
VSS_AF1 VSS_AF10 VSS_AF15 VSS_AF17
AF2
VSS_AF2
AF4
VSS_AF4 VSS_AF63 VSS_AG16 VSS_AG17 VSS_AG18 VSS_AG19 VSS_AG20 VSS_AG21 VSS_AG71 VSS_AH13
AH6
VSS_AH6 VSS_AH63 VSS_AH64 VSS_AH67 VSS_AJ15 VSS_AJ18 VSS_AJ20
AJ4
VSS_AJ4 VSS_AK11 VSS_AK16 VSS_AK18 VSS_AK21 VSS_AK22 VSS_AK27 VSS_AK63 VSS_AK68 VSS_AK69
AK8
VSS_AK8
AL2
VSS_AL2 VSS_AL28 VSS_AL32 VSS_AL35 VSS_AL38
AL4
VSS_AL4 VSS_AL45 VSS_AL48 VSS_AL52 VSS_AL55 VSS_AL58 VSS_AL64
16 OF 20
*SKL_ULT
REV = 1
VSS_AL65
VSS_AL66 VSS_AM13 VSS_AM21 VSS_AM25 VSS_AM27 VSS_AM43 VSS_AM45 VSS_AM46 VSS_AM55 VSS_AM66 VSS_AM61 VSS_AM68 VSS_AM71
VSS_AM8 VSS_AN20 VSS_AN23 VSS_AN28 VSS_AN30 VSS_AN32 VSS_AN33 VSS_AN35 VSS_AN37 VSS_AN38 VSS_AN40 VSS_AN42 VSS_AN58 VSS_AN63 VSS_AP10 VSS_AP18 VSS_AP20 VSS_AP23 VSS_AP28 VSS_AP32 VSS_AP35 VSS_AP38 VSS_AP42 VSS_AP58 VSS_AP63 VSS_AP68 VSS_AP70 VSS_AR11 VSS_AR15 VSS_AR16 VSS_AR20
VSSAR23 VSS_AR28 VSS_AR35 VSS_AR42 VSS_AR43 VSS_AR45 VSS_AR46 VSS_AR48
VSS_AR5 VSS_AR50 VSS_AR52 VSS_AR53 VSS_AR55 VSS_AR58 VSS_AR63
VSS_AR8
VSS_AT2 VSS_AT20 VSS_AT23 VSS_AT28 VSS_AT35
VSS_AT4 VSS_AT42 VSS_AT56 VSS_AT58
AL65 AL66 AM13 AM21 AM25 AM27 AM43 AM45 AM46 AM55 AM60 AM61 AM68 AM71 AM8 AN20 AN23 AN28 AN30 AN32 AN33 AN35 AN37 AN38 AN40 AN42 AN58 AN63 AP10 AP18 AP20 AP23 AP28 AP32 AP35 AP38 AP42 AP58 AP63 AP68 AP70 AR11 AR15 AR16 AR20 AR23 AR28 AR35 AR42 AR43 AR45 AR46 AR48 AR5 AR50 AR52 AR53 AR55 AR58 AR63 AR8 AT2 AT20 AT23 AT28 AT35 AT4 AT42 AT56 AT58
?
AT63 AT68
AT71 AU10 AU15 AU20 AU32 AU38
AV68 AV69 AV70 AV71
AW10 AW12 AW14 AW16 AW18 AW21 AW23 AW26 AW28 AW30 AW32 AW34 AW36 AW38 AW41 AW43 AW45 AW47 AW49 AW51 AW53 AW55 AW57
AW6
AW60 AW62 AW64 AW66
AW8 AY66
BA10 BA14 BA18
BA23 BA28 BA32 BA36
BA45
U1Q
VSS_AT63 VSS_AT68 VSS_AT71 VSS_AU10 VSS_AU15 VSS_AU20 VSS_AU32 VSS_AU38
AV1
VSS_AV1 VSS_AV68 VSS_AV69 VSS_AV70 VSS_AV71 VSS_AW10 VSS_AW12 VSS_AW14 VSS_AW16 VSS_AW18 VSS_AW21 VSS_AW23 VSS_AW26 VSS_AW28 VSS_AW30 VSS_AW32 VSS_AW34 VSS_AW36 VSS_AW38 VSS_AW41 VSS_AW43 VSS_AW45 VSS_AW47 VSS_AW49 VSS_AW51 VSS_AW53 VSS_AW55 VSS_AW57 VSS_AW6 VSS_AW60 VSS_AW62 VSS_AW64 VSS_AW66 VSS_AW8 VSS_AY66
B10
VSS_B10
B14
VSS_B14
B18
VSS_B18
B22
VSS_B22
B30
VSS_B30
B34
VSS_B34
B39
VSS_B39
B44
VSS_B44
B48
VSS_B48
B53
VSS_B53
B58
VSS_B58
B62
VSS_B62
B66
VSS_B66
B71
VSS_B71
BA1
VSS_BA1 VSS_BA10 VSS_BA14 VSS_BA18
BA2
VSS_BA2 VSS_BA23 VSS_BA28 VSS_BA32 VSS_BA36
F68
VSS_F68 VSS_BA45
*SKL_ULT
REV = 1
SKL_ULT
GND 2 OF 3
Need apply PN
?
VSS_BA49 VSS_BA53 VSS_BA57
VSS_BA6 VSS_BA62 VSS_BA66 VSS_BA71 VSS_BB18 VSS_BB26 VSS_BB30 VSS_BB34 VSS_BB38 VSS_BB43 VSS_BB55
VSS_BB6 VSS_BB60 VSS_BB64 VSS_BB67
VSSBB70
VSS_C1
VSS_C25
VSS_C5 VSS_D10 VSS_D11 VSS_D14 VSS_D18 VSS_D22 VSS_D25 VSS_D26 VSS_D30 VSS_D34 VSS_D39 VSS_D44 VSS_D45 VSS_D47 VSS_D48 VSS_D53 VSS_D58
VSS_D6 VSS_D62 VSS_D66 VSS_D69 VSS_E11 VSS_E15 VSS_E18 VSS_E21 VSS_E46 VSS_E50 VSS_E53 VSS_E56
VSS_E6 VSS_E65 VSS_E71
VSS_F1 VSS_F13
VSS_F2 VSS_F22 VSS_F23 VSS_F27 VSS_F28 VSS_F32 VSS_F33 VSS_F35 VSS_F37 VSS_F38
VSS_F4 VSS_F40 VSS_F42
VSS_BA41
BOM
17 OF 20
BA49 BA53 BA57 BA6 BA62 BA66 BA71 BB18 BB26 BB30 BB34 BB38 BB43 BB55 BB6 BB60 BB64 BB67 BB70 C1 C25 C5 D10 D11 D14 D18 D22 D25 D26 D30 D34 D39 D44 D45 D47 D48 D53 D58 D6 D62 D66 D69 E11 E15 E18 E21 E46 E50 E53 E56 E6 E65 E71 F1 F13 F2 F22 F23 F27 F28 F32 F33 F35 F37 F38 F4 F40 F42 BA41
?
A A
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
08 -- SKYLAKE 7/15 (GND)
08 -- SKYLAKE 7/15 (GND)
NB5
NB5
5
4
3
2
NB5
08 -- SKYLAKE 7/15 (GND)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
8 51Wednesday, January 11, 2017
8 51Wednesday, January 11, 2017
8 51Wednesday, January 11, 2017
1A
1A
1A
5
4
3
2
1
09
?
U1S
CFG0-19 need Reserve TP
D D
+1.0V_DEEP_SUS
C C
B B
R78 49.9/F_4 R79 *1K_4
* * * * * * * * * * * * * * * *
* *
* *
TP502 TP503 TP504 TP505 TP109 TP110 TP111 TP112 TP500 TP501 TP115 TP116 TP117 TP119 TP118 TP120
TP121 TP122
TP123 TP124
1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1
1 1
1 1
CFG0 CFG1 CFG2 CFG3 CFG4 CFG5 CFG6 CFG7 CFG8 CFG9 CFG10 CFG11 CFG12 CFG13 CFG14 CFG15
CFG16 CFG17
CFG18 CFG19
CFG_RCOMP
AL25 AL27
BA70 BA68
E68 B67 D65 D67 E70 C68 D68 C67 F71 G69 F70 G68 H70 G71 H69 G70
E63 F63
E66 F66
E60
E8
AY2 AY1
D1 D3
K46 K45
C71 B70
F60 A52
J71 J68
F65 G65
F61 E61
CFG[0] CFG[1] CFG[2] CFG[3] CFG[4] CFG[5] CFG[6] CFG[7] CFG[8] CFG[9] CFG[10] CFG[11] CFG[12] CFG[13] CFG[14] CFG[15]
CFG[16] CFG[17]
CFG[18] CFG[19]
CFG_RCOMP ITP_PMODE RSVD_AY2
RSVD_AY1 RSVD_D1
RSVD_D3 RSVD_K46
RSVD_K45 RSVD_AL25
RSVD_AL27 RSVD_C71
RSVD_B70 RSVD_F60 RSVD_A52 RSVD_TP_BA70
RSVD_TP_BA68 RSVD_J71
RSVD_J68 VSS_F65
VSS_G65 RSVD_F61
RSVD_E61
*SKL_ULT
REV = 1
SKL_ULT
RESERVED SIGNALS-1
BOM
19 OF 20
RSVD_TP_BB68 RSVD_TP_BB69
RSVD_TP_AK13 RSVD_TP_AK12
RSVD_BB2 RSVD_BA3
RSVD_D5 RSVD_D4 RSVD_B2 RSVD_C2
RSVD_B3 RSVD_A3
RSVD_AW1
RSVD_E1 RSVD_E2
RSVD_BA4 RSVD_BB4
RSVD_A4 RSVD_C4
RSVD_A69 RSVD_B69
RSVD_AY3 RSVD_D71
RSVD_C70 RSVD_C54
RSVD_D54
VSS_AY71
ZVM#
RSVD_TP_AW71 RSVD_TP_AW70
MSM#
PROC_SELECT#
TP5 TP6
TP4
TP1 TP2
?
BB68 BB69
AK13 AK12
BB2 BA3
AU5 AT5
D5 D4 B2 C2
B3 A3
AW1 E1
E2 BA4
BB4 A4
C4 BB5 A69
B69 AY3
R80 *0_4/S
D71 C70
C54 D54
AY4 BB3
AY71
R81 *0_4/S
AR56 AW71
AW70 AP56
C64
R82 *100K_4
?
SKL_ULT
U1T
+1.8V_DEEP_SUS
R77 *0_4
XTAL24_OUT_C7
C158 *1U/6.3V_4
Close to CPU within 100mil
XTAL24_IN_E3 XTAL24_OUT_C7
AW69 AW68
AU56
AW48
C7 U12 U11 H11
R333 *0_4 R339 *0_4
RSVD_AW69 RSVD_AW68 RSVD_AU56 RSVD_AW48 RSVD_C7 RSVD_U12 RSVD_U11 RSVD_H11
*SKL_ULT
REV = 1
SPARE
20 OF 20
R555 *1M_4
RSVD_F6 RSVD_E3
RSVD_C11
RSVD_B11
RSVD_A11 RSVD_D12 RSVD_C12
RSVD_F52
?
1
TP8504
C444 *27P/50V_4
1
2
Y11 *24MHZ/20ppm
4
3
C555 *27P/50V_4
1
TP8503
*
*
F6 E3 C11 B11 A11 D12 C12 F52
XTAL24_IN_E3
For KBL R U42
1
LP#
+VCCSTPLL
TP9017
*
(i)Non-stuff on KBL-U
Processor Strapping
CFG3 (Physcial Debug Enable) DFX Privacy
CFG4 (DP Presence Strap)
A A
5
The CFG signals have a default value of '1' if not terminated on the board.
1 0
Disable: Enable: Set DFX Enable in DFX interface MSR
Disable; No physical DP attached to eDP
4
Enable; An ext DP device is connected to eDP
3
CFG3
CFG4
Circuit
R83 *1K_4
R84 1K_4
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
09 -- SKYLAKE 8/15 (RSV)
09 -- SKYLAKE 8/15 (RSV)
NB5
NB5
2
NB5
09 -- SKYLAKE 8/15 (RSV)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
9 51Wednesday, January 11, 2017
9 51Wednesday, January 11, 2017
9 51Wednesday, January 11, 2017
1A
1A
1A
5
+3V_DEEP_SUS 4,11,12,14,15,18 +3V 2,4,11,12,13,14,15,17,18,19,20,21,27,28,29,30,31,32,33,34,35,36,37,43,46,51 +5V 27,28,29,33,35,51 +1.0V 2,4,6,37,42 +3VS5 4,15,32,36,37,39,40,41,42,48,51
D D
C C
4
3
2
1
10
?
U1E
PCH_SPI1_CLK PCH_SPI1_SO PCH_SPI1_SI PCH_SPI_IO2 PCH_SPI_IO3 PCH_SPI_CS0#
TP13 *
TP14 * TP15 * TP16 *
SERIRQ34,37
1
1 1 1
SIO_EXT_SMI#37 PCI_SERR#37
EC_RCIN#37
SPI1_CLK SIO_EXT_SMI# PCI_SERR# SPI1_IO2 SPI1_IO3 SPI1_CS#
AW3 AW2
AW13
AY11
AV2
SPI0_CLK SPI0_MISO
AV3
SPI0_MOSI SPI0_IO2
AU4
SPI0_IO3
AU3
SPI0_CS0#
AU2
SPI0_CS1#
AU1
SPI0_CS2#
M2
GPP_D1/SPI1_CLK
M3
GPP_D2/SPI1_MISO
J4
GPP_D3/SPI1_MOSI
V1
GPP_D21/SPI1_IO2
V2
GPP_D22/SPI1_IO3
M1
GPP_D0/SPI1_CS#
G3
CL_CLK
G2
CL_DATA
G1
CL_RST#
GPP_A0/RCIN# GPP_A6/SERIRQ
*SKL_ULT
REV = 1
SPI - FLASH
SPI - TOUCH
C LINK
SKL_ULT
SMBUS, SMLINK
GPP_B23/SML1ALERT#/PCHHOT#
GPP_C0/SMBCLK
GPP_C1/SMBDATA
GPP_C2/SMBALERT#
GPP_C3/SML0CLK
GPP_C4/SML0DATA
GPP_C5/SML0ALERT#
GPP_C6/SML1CLK
GPP_C7/SML1DATA
R7 R8 R10
R9 W2 W1
W3 V3 AM7
SMB_PCH_CLK SMB_PCH_DAT SML0ALERT#
SMB_ME0_CLK SMB_ME0_DAT SML1ALERT#
SMB_ME1_CLK SMB_ME1_DAT GPP_B23
1
SML0ALERT# 11
SML1ALERT# 11
*
TP12
5
?
AY13 BA13 BB13 AY12 BA12 BA11
CLK_PCI_EC_R
AW9
CLK_PCI_LPC_R
AY9 AW11
CLKRUN#
LAD0 34,36,37 LAD1 34,36,37 LAD2 34,36,37 LAD3 34,36,37 LFRAME# 34,36,37
CLKRUN# 37
R85 22/F_4 R86 22/F_4
R87 *22/F_4
EC2 18P/50V_4
EC3 18P/50V_4
EC4 *18P/50V_4
CLK_24M_KBC 37 CLK_24M_DEBUG 36
EMI(near PCH)
CLK_PCI_TPM 34
EMI(near PCH)
LPC
GPP_A14/SUS_STAT#/ESPI_RESET#
PDC
5 OF 20
GPP_A1/LAD0/ESPI_IO0 GPP_A2/LAD1/ESPI_IO1 GPP_A3/LAD2/ESPI_IO2 GPP_A4/LAD3/ESPI_IO3
GPP_A5/LFRAME#/ESPI_CS#
GPP_A9/CLKOUT_LPC0/ESPI_CLK
GPP_A10/CLKOUT_LPC1
GPP_A8/CLKRUN#
GPIO Pull UP
+3V +3V_DEEP_SUS
SERIRQ CLKRUN# SIO_EXT_SMI# EC_RCIN# PCI_SERR#
B B
R88 10K_4 R90 8.2K/F_4 R92 10K_4 R94 10K_4 R96 10K_4
SMB_PCH_CLK SMB_PCH_DAT SMB_ME0_CLK SMB_ME0_DAT SMB_ME1_CLK SMB_ME1_DAT
ACC_LED#12,31
R89 2.2K_4 R91 2.2K_4 R93 499/F_4 R95 499/F_4 R97 1K_4 R98 1K_4 R99 10K_4
SMBus/Pull-up(CLG)
+3V
5
MBCLK218,37
MBDATA218,37
A A
R110 4.7K_4
+3V
SMB_RUN_DAT17,18,33
R111 4.7K_4
+3V
SMB_RUN_CLK17,18,33
5
Q3A *2N7002KDW
2
Q3B *2N7002KDW
5
Q4A 2N7002KDW
2
Q4B 2N7002KDW
34
61
34
61
SMB_ME1_CLK
SMB_ME1_DAT
+3V
SMB_PCH_DAT
SMB_PCH_CLK
CPU heat pipe local thermal sensor DDR thermal sensor EC
Touch Pad XDP DDR4
4
PCH SPI ROM(CLG)
Vender P/N EON Winbond
GigaDevice
Socket
3
Size
8MB 8MB
PCH_SPI_CS0#_R37 PCH_SPI1_CLK_R37 PCH_SPI1_SI_R37 PCH_SPI1_SO_R37
C161 1U/6.3V_4
P/N DFHS08FS023 (Socket)
AKE3EZN0Q01 (EN25QH64-104HIP)8MB AKE3EFP0N07 (W25Q64FVSSIQ) AKE3EGN0Q01 (GD25B64BSIGR) DFHS08FS023
PCH_SPI_CS0#_R PCH_SPI1_CLK_R PCH_SPI1_SI_R PCH_SPI1_SO_R
PCH_SPI_CS0# PCH_SPI1_CLK
+3VSPI
PCH_SPI_IO2
R102 15/F_4 R103 15/F_4 R104 15/F_4 R106 15/F_4
R108 1K_4
R109 15/F_4
PCH_SPI_CS0#_R PCH_SPI1_CLK_R PCH_SPI1_SI_RPCH_SPI1_SI PCH_SPI1_SO_RPCH_SPI1_SO
C159 22P/50V_4
2
PCH SPI ROM(CLG)
R100 *0_4
+3VS5
VDD
HOLD#
VSS
R101 *0_4/S
8
+3VSPI
7
HOLD#
4
PCH_SPI_IO3BIOS_WP#
NB5
NB5
NB5
+3V_DEEP_SUS
U3
1
CE#
6
SCK
5
SI
2
SO
3
WP#
W25Q64FVSSIQ
AKE3EFP0N07
need place to TOP
TP17 TP18 TP19 TP20 TP21 TP22
* * * * *
PCH_SPI1_CLK_R
1
PCH_SPI1_SI_R
1
PCH_SPI1_SO_R
1
BIOS_WP#
1 1
HOLD#
PCH_SPI_CS0#_R
*
1
TP size TP2675
+3VSPI
R105 1K_4 R107 15/F_4
C160
0.1U/16V_4
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
10 -- SKYLAKE 09/15(SPI/LPC/SM)
10 -- SKYLAKE 09/15(SPI/LPC/SM)
10 -- SKYLAKE 09/15(SPI/LPC/SM)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
10 51Wednesday, January 11, 2017
10 51Wednesday, January 11, 2017
10 51Wednesday, January 11, 2017
1A
1A
1A
5
4
3
2
1
11
D D
DESIGN NOTE: WEAK PULL UP RESISTOR PRESENT ON THIS NET
ACZ_SPKR14,28
C C
B B
GSPI1_MOSI14
ACZ_SPKR
SML0ALERT#
GSPI1_MOSI
R112 *20K/F_4
+3V_DEEP_SUS
R115 1K_4
R117 *20K/F_4
R120 *20K/F_4
Functional Strap Definitions
TOP SWAP OVERRIDE HIGH - TOP SWAP ENABLE LOW-DISABLED HIGH: LPC SELECTED FOR SYSTEM FLASH WEAK INTERNAL PD
No Boot: The signal has a weak internal pull-down. 0 = Disable Intel ME Crypto Transport Layer Security (TLS) cipher suite (no confidentiality). 1 = Enable Intel ME Crypto Transport Layer Security (TLS) cipher suite (with confidentiality). Must be pulled up to support Intel AMT with TLS and Intel SBA (Small Business Advantage) with TLS.
No Boot: The signal has a weak internal pull-down. This field determines the destination of accesses to the BIOS memory range. Also controllable using Boot BIOS Destination bit (Chipset Configuration Registers: Offset 3410h:Bit 10). This strap is used in conjunction with Boot BIOS Destination Selection 0 strap. Bit 10 Boot BIOS Destination 0 SPI 1 LPC
ACZ_SDOUT14
GPIO33_EC37
GPP_B1814SML0ALERT#10
SML1ALERT#10
ACZ_SDOUT
R114 1K_4
GPP_B18
+3V_DEEP_SUS
SML1ALERT#
+3V_DEEP_SUS
R113 *4.7K_4
ACZ_SDOUT
+3V
R116 *4.7K_4
R118 10K_4
R119 *10K_4
R121 20K/F_4
No Boot: The signal has a weak internal pull-down. 0 = Enable security measures defined in the Flash Descriptor. 1 = Disable Flash Descriptor Security (override). This strap should only be asserted high using external pull-up in manufacturing/debug environments ONLY. This function is useful when running ITP/XDP.
No Boot: The signal has a weak internal pull-down. 0 = Disable No Reboot mode. 1 = Enable No Reboot mode (PCH will disable the TCO Timer system reboot feature). This function is useful when running ITP/XDP.
No Boot: The signal has a weak internal pull-down. 0 = LPC Is selected for EC. 1 = eSPI Is selected for EC.
A A
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
11 -- SKYLAKE 10/15(HDA)
11 -- SKYLAKE 10/15(HDA)
NB5
NB5
5
4
3
2
NB5
11 -- SKYLAKE 10/15(HDA)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
11 51Wednesday, January 11, 2017
11 51Wednesday, January 11, 2017
11 51Wednesday, January 11, 2017
1A
1A
1A
5
+3V 2,4,10,11,13,14,15,17,18,19,20,21,27,28,29,30,31,32,33,34,35,36,37,43,46,51 +3VS5 4,10,15,32,36,37,39,40,41,42,48,51 +3V_DEEP_SUS 4,10,11,14,15,18
PEG_RXN119 PEG_RXP119 PEG_TXN119
D D
dGPU
Cardreader
LAN
HDD
C C
ODD SSD
WLAN
SSD
B B
PEG_TXP119 PEG_RXN219
PEG_RXP219 PEG_TXN219 PEG_TXP219
PEG_RXN319 PEG_RXP319 PEG_TXN319 PEG_TXP319
PEG_RXN419 PEG_RXP419 PEG_TXN419 PEG_TXP419
PCIE_RXN5_CARD31 PCIE_RXP5_CARD31 PCIE_TXN5_CARD31 PCIE_TXP5_CARD31
PCIE_RXN6_LAN30 PCIE_RXP6_LAN30 PCIE_TXN6_LAN30 PCIE_TXP6_LAN30
SATA_RXN035 SATA_RXP035 SATA_TXN035 SATA_TXP035
SATA_RXN135 SATA_RXP135 SATA_TXN135 SATA_TXP135
PCIE_RXN9_WLAN36 PCIE_RXP9_WLAN36 PCIE_TXN9_WLAN36 PCIE_TXP9_WLAN36
+3V_DEEP_SUS
PCIE_RXN1136 PCIE_RXP1136 PCIE_TXN1136 PCIE_TXP1136
SATA_RXN236 SATA_RXP236 SATA_TXN236 SATA_TXP236
*
TP129
*
TP130
DIS only
C162 0.22U/10V_4 C163 0.22U/10V_4
C164 0.22U/10V_4 C165 0.22U/10V_4
C167 0.22U/10V_4 C166 0.22U/10V_4
C168 0.22U/10V_4 C169 0.22U/10V_4
C170 0.1U/16V_4 C171 0.1U/16V_4
C174 0.1U/16V_4 C175 0.1U/16V_4
C172 0.1U/16V_4 C173 0.1U/16V_4
XDP_PRDY#_CPU
1
XDP_PREQ#_CPU
1
R132 10K_4
PCIE_TXN5_CARD_C PCIE_TXP5_CARD_C
PCIE_TXN6_LAN_C PCIE_TXP6_LAN_C
PCIE_TXN9_WLAN_C PCIE_TXP9_WLAN_C
R131 100/F_4
PIRQA#
PCIE_TXN11_C PCIE_TXP11_C
PEG_TXN1_C PEG_TXP1_C
PEG_TXN2_C PEG_TXP2_C
PEG_TXN3_C PEG_TXP3_C
PEG_TXN4_C PEG_TXP4_C
BB11
H13
G13
B17 A17
G11
F11 D16 C16
H16
G16
D17 C17
G15
F15 B19 A19
F16 E16 C19 D19
G18
F18 D20 C20
F20 E20 B21 A21
G21
F21 D21 C21
E22 E23 B23 A23
F25 E25 D23 C23
D56 D61
E28 E27 D24 C24 E30 F30 A25 B25
2016/9/7 For Base-U the SATA1B/SATA2 delete
A A
5
4
U1H
PCIE/USB3/SATA
PCIE1_RXN/USB3_5_RXN PCIE1_RXP/USB3_5_RXP PCIE1_TXN/USB3_5_TXN PCIE1_TXP/USB3_5_TXP
PCIE2_RXN/USB3_6_RXN PCIE2_RXP/USB3_6_RXP PCIE2_TXN/USB3_6_TXN PCIE2_TXP/USB3_6_TXP
PCIE3_RXN PCIE3_RXP PCIE3_TXN PCIE3_TXP
PCIE4_RXN PCIE4_RXP PCIE4_TXN PCIE4_TXP
PCIE5_RXN PCIE5_RXP PCIE5_TXN PCIE5_TXP
PCIE6_RXN PCIE6_RXP PCIE6_TXN PCIE6_TXP
PCIE7_RXN/SATA0_RXN PCIE7_RXP/SATA0_RXP PCIE7_TXN/SATA0_TXN PCIE7_TXP/SATA0_TXP
PCIE8_RXN/SATA1A_RXN PCIE8_RXP/SATA1A_RXP PCIE8_TXN/SATA1A_TXN PCIE8_TXP/SATA1A_TXP
PCIE9_RXN PCIE9_RXP PCIE9_TXN PCIE9_TXP
PCIE10_RXN PCIE10_RXP PCIE10_TXN PCIE10_TXP
F5
PCIE_RCOMPN
E5
PCIE_RCOMPP PROC_PRDY#
PROC_PREQ# GPP_A7/PIRQA#
PCIE11_RXN/SATA1B_RXN PCIE11_RXP/SATA1B_RXP PCIE11_TXN/SATA1B_TXN PCIE11_TXP/SATA1B_TXP PCIE12_RXN/SATA2_RXN PCIE12_RXP/SATA2_RXP PCIE12_TXN/SATA2_TXN PCIE12_TXP/SATA2_TXP
*SKL_ULT
PCI-E Port Mapping Table
PCI-E Port
Port1
Port2
Port3
Port4
Port5
Port6
Port7
Port8
Port9
Port10
Port11
Port12
Function
dGPU
dGPU
dGPU
dGPU
CardReader
LAN
HDD
SSD
WLAN
Un-used
SSDx2 SSDx2/
SATA2
4
SKL_ULT
?
USB2
PDC
CLK RQ Port
Port0
Port1
Port2
Port3
Port4
Port5
SSIC / USB3
GPP_E0/SATAXPCIE0/SATAGP0 GPP_E1/SATAXPCIE1/SATAGP1 GPP_E2/SATAXPCIE2/SATAGP2
USB3_1_RXN
USB3_1_RXP USB3_1_TXN USB3_1_TXP
USB3_2_RXN/SSIC_1_RXN USB3_2_RXP/SSIC_1_RXP
USB3_2_TXN/SSIC_1_TXN USB3_2_TXP/SSIC_1_TXP
USB3_3_RXN/SSIC_2_RXN USB3_3_RXP/SSIC_2_RXP
USB3_3_TXN/SSIC_2_TXN USB3_3_TXP/SSIC_2_TXP
USB3_4_RXN
USB3_4_RXP USB3_4_TXN USB3_4_TXP
USB2N_1 USB2P_1
USB2N_2 USB2P_2
USB2N_3 USB2P_3
USB2N_4 USB2P_4
USB2N_5 USB2P_5
USB2N_6 USB2P_6
USB2N_7 USB2P_7
USB2N_8 USB2P_8
USB2N_9 USB2P_9
USB2N_10 USB2P_10
USB2_COMP
USB2_ID
USB2_VBUSSENSE
GPP_E9/USB2_OC0# GPP_E10/USB2_OC1# GPP_E11/USB2_OC2# GPP_E12/USB2_OC3#
GPP_E4/DEVSLP0 GPP_E5/DEVSLP1 GPP_E6/DEVSLP2
GPP_E8/SATALED#
? 8 OF 20REV = 1
Function
VGA
CR
SSD
WLAN
LAN
Un-used
3
1
TP31
USB2_COMP USB2_ID USB2_VBUSSENSE
DGPU_HOLD_RST# GPU_EVENT# DGPU_PWR_EN DGPU_PWROK
GC6_FB_EN DEVSLP0
OCP_OC# ODD_PRSNT#_R GPIO35_R SATA_LED#_R
USB30_RX1­USB30_RX1+ USB30_TX1­USB30_TX1+
USB30_RX2­USB30_RX2+ USB30_TX2­USB30_TX2+
USB30_RX3­USB30_RX3+ USB30_TX3­USB30_TX3+
USB30_RX4­USB30_RX4+ USB30_TX4­USB30_TX4+
USBP1­USBP1+
USBP2­USBP2+
USBP3_CAM­USBP3_CAM+
USBP4­USBP4+
USBP5_IR­USBP5_IR+
USBP6­USBP6+
USBP7­USBP7+
USBP8_TS­USBP8_TS+
*
Ra
1
USB30_RX1- 31 USB30_RX1+ 31 USB30_TX1- 31 USB30_TX1+ 31
USB30_RX2- 31 USB30_RX2+ 31 USB30_TX2- 31 USB30_TX2+ 31
USB30_RX3- 35 USB30_RX3+ 35 USB30_TX3- 35 USB30_TX3+ 35
USB30_RX4- 32 USB30_RX4+ 32 USB30_TX4- 32 USB30_TX4+ 32
R130 113/F_4 R303 1K_4 R304 1K_4
*
TP35
R133 *0_4/S R302 *0_4/S R134 *0_4/S
USBP3_CAM- 27 USBP3_CAM+ 27
USBP4- 32 USBP4+ 32
H8 G8 C13 D13
J6 H6 B13 A13
J10 H10 B15 A15
E10 F10 C15 D15
AB9 AB10
AD6 AD7
AH3 AJ3
AD9 AD10
AJ1 AJ2
AF6 AF7
AH1 AH2
AF8 AF9
AG1 AG2
AH7 AH8
AB6 AG3 AG4
A9 C9 D9 B9
J1 J2 J3
H2 H3 G4
H1
USB3.0 Port Mapping Table
USB3.0 Function PORT-1 PORT-2 PORT-3 PORT-4
3
USB3.0 MB-1 USB3.0 Small Board USB-SATA bridge Type C
USBP1- 31 USBP1+ 31
USBP2- 31 USBP2+ 31
Combo USB3.0 MB-1 Combo USB3.0 Small Board
Camera
Type C
USBP5_IR- 27 USBP5_IR+ 27
USBP6- 35 USBP6+ 35
USBP7- 36 USBP7+ 36
USBP8_TS- 27 USBP8_TS+ 27
DGPU_HOLD_RST# 19 GPU_EVENT# 22 DGPU_PWR_EN 20,48 DGPU_PWROK 21,37,47
GC6_FB_EN 20,22 DEVSLP0 36
IR CAM USB-SATA bridge BT Touch Screen
PLACE 'Ra' WITHIN 500 MILS FROM USB2_COMP PIN WITH TRACE IMPEDANCE LESS THAN 0.5 OHMS
SATA_LED#
2
USB3.0 (M/B-1)
USB3.0 Small Board
USB-SATA bridge
Type C
ZERO_ODD_DP# 35 ACC_LED# 10,31 GPIO35 36
SATA_LED# 31,36
USB2.0 Port Mapping Table
2
1
12
+3V
GPU_EVENT# DGPU_HOLD_RST# DGPU_PWR_EN DGPU_PWROK
SATA_LED# GC6_FB_EN ODD_PRSNT#_R
GPIO35
DGPU_HOLD_RST#
If OTG is not implemented on the platform, then USB2_ID and USB2_VBUSSENSE should both be connected to ground.
GPIO35: SSD SATA IF => High SSD PCIE IF => Low
USB2.0 Function PORT-1 PORT-2 PORT-3 PORT-4 PORT-5 PORT-6 PORT-7 PORT-8 PORT-9 PORT-10
Cobime USB3.0 MB-1 Cobime USB3.0 Small Board Camera Type C IR CAM USB-SATA bridge WLAN Touch Screen
NC NC
NB5
NB5
NB5
R122 *10K_4 R123 *10K_4 R124 10K_4 R125 10K_4
R126 10K_4 R127 *10K_4 R128 10K_4
R400 10K_4
R129 100K_4
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
11 -- SKYLAKE 10/15(HDA)
11 -- SKYLAKE 10/15(HDA)
11 -- SKYLAKE 10/15(HDA)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
DIS ONLY
DIS ONLY
12 51Wednesday, January 11, 2017
12 51Wednesday, January 11, 2017
12 51Wednesday, January 11, 2017
1A
1A
1A
5
4
3
2
1
+3V_RTC_2 4,15 +BAT_RTC 4,15,33,38,49 +1.8V_DEEP_SUS 9,15,41 +3V 2,4,10,11,12,14,15,17,18,19,20,21,27,28,29,30,31,32,33,34,35,36,37,43,46,51
?
REV = 1
SKL_ULT
SKL_ULT
CLOCK SIGNALS
10 OF 20
?
PDC
9 OF 20
CLKOUT_ITPXDP_N CLKOUT_ITPXDP_P
GPD8/SUSCLK
XCLK_BIASREF
TBT
CSI2_CLKN0 CSI2_CLKP0 CSI2_CLKN1 CSI2_CLKP1 CSI2_CLKN2 CSI2_CLKP2 CSI2_CLKN3 CSI2_CLKP3
CSI2_COMP
GPP_D4/FLASHTRIG
EMMC
GPP_F13/EMMC_DATA0 GPP_F14/EMMC_DATA1 GPP_F15/EMMC_DATA2 GPP_F16/EMMC_DATA3 GPP_F17/EMMC_DATA4 GPP_F18/EMMC_DATA5 GPP_F19/EMMC_DATA6 GPP_F20/EMMC_DATA7
GPP_F21/EMMC_RCLK
GPP_F22/EMMC_CLK
GPP_F12/EMMC_CMD
EMMC_RCOMP
?
XTAL24_IN
XTAL24_OUT
RTCX1 RTCX2
SRTCRST#
RTCRST#
C37 D37 C32 D32 C29 D29 B26 A26
E13 B7
AP2 AP1 AP3 AN3 AN1 AN2 AM4 AM1
AM2 AM3 AP4
AT1
?
CK_XDP_N_R
F43
CK_XDP_P_R
E43 BA17
XTAL24_IN
E37
XTAL24_OUT
E35
XCLK_BIASREF
E42
RTC_X1
AM18
RTC_X2
AM20
SRTC_RST#
AN18
RTC_RST#
AM16
GPP_D4
EMMC_RCOMP
1
R143 100/F_4
1
TP39
R144 200/F_4
Install for XDP
RP1
2
1
4
3
*0_4P2R_4
*
TP38
*
1
TP125
1
TP126
1005 Delete TP
* *
XCLK_BIASREF
+1.0V_DEEP_SUS
R135
2.7K/F_4
R137 *60.4/F_4
CLK_REQ/Strap Pin(CLG)
PCIE_CLKREQ_VGA#
PCIE_CLKREQ_WLAN# PCIE_CLKREQ_LAN# PCIE_CLKREQ_CR# PCIE_CLKREQ_SSD# PCIE_CLKREQ5#
R136 10K_4
R138 10K_4 R139 10K_4 R140 10K_4 R141 10K_4 R142 10K_4
U1J
D D
VGA
Cardreader
SSD
WLAN
LAN
CLK_VGA_N19 CLK_VGA_P19 PCIE_CLKREQ_VGA#19
CLK_PCIE_CRN31 CLK_PCIE_CRP31 PCIE_CLKREQ_CR#31
CLK_PCIE_SSDN36 CLK_PCIE_SSDP36 PCIE_CLKREQ_SSD#36
CLK_PCIE_WLANN36 CLK_PCIE_WLANP36 PCIE_CLKREQ_WLAN#36
CLK_PCIE_LANN30 CLK_PCIE_LANP30 PCIE_CLKREQ_LAN#30
1005 SWAP CLK RQ Port
C C
B B
CLK_VGA_N CLK_VGA_P PCIE_CLKREQ_VGA#
CLK_PCIE_CRN CLK_PCIE_CRP PCIE_CLKREQ_CR#
CLK_PCIE_SSDN CLK_PCIE_SSDP PCIE_CLKREQ_SSD#
CLK_PCIE_WLANN CLK_PCIE_WLANP PCIE_CLKREQ_WLAN#
CLK_PCIE_LANN CLK_PCIE_LANP PCIE_CLKREQ_LAN#
PCIE_CLKREQ5#
D42
CLKOUT_PCIE_N0
C42
CLKOUT_PCIE_P0
AR10
GPP_B5/SRCCLKREQ0#
B42
CLKOUT_PCIE_N1
A42
CLKOUT_PCIE_P1
AT7
GPP_B6/SRCCLKREQ1#
D41
CLKOUT_PCIE_N2
C41
CLKOUT_PCIE_P2
AT8
GPP_B7/SRCCLKREQ2#
D40
CLKOUT_PCIE_N3
C40
CLKOUT_PCIE_P3
AT10
GPP_B8/SRCCLKREQ3#
B40
CLKOUT_PCIE_N4
A40
CLKOUT_PCIE_P4
AU8
GPP_B9/SRCCLKREQ4#
E40
CLKOUT_PCIE_N5
E38
CLKOUT_PCIE_P5
AU7
GPP_B10/SRCCLKREQ5#
*SKL_ULT
REV = 1
A36 B36 C38 D38 C36 D36 A38 B38
C31 D31 C33 D33 A31 B31 A33 B33
A29 B29 C28 D28 A27 B27 C27 D27
U1I
CSI-2
CSI2_DN0 CSI2_DP0 CSI2_DN1 CSI2_DP1 CSI2_DN2 CSI2_DP2 CSI2_DN3 CSI2_DP3
CSI2_DN4 CSI2_DP4 CSI2_DN5 CSI2_DP5 CSI2_DN6 CSI2_DP6 CSI2_DN7 CSI2_DP7
CSI2_DN8 CSI2_DP8 CSI2_DN9 CSI2_DP9 CSI2_DN10 CSI2_DP10 CSI2_DN11 CSI2_DP11
*SKL_ULT
13
+3V
RTC Clock 32.768KHz
C177 15P/50V_4
Y1
32.768KHZ/20ppm
C179 15P/50V_4
A A
RTC_X1
12
R147 10M_4
RTC_X2
5
RTC Circuitry(RTC)
Main BAT -->Ra Coin BAT -->Rb (default)
+3V_RTC_0
1 2
88266-020L
43
RTC Power trace width 20mils.
R150
+3V_RTC_0
1K_4
+3VPCU
+3V_RTC_1
+3VPCU
4
2 1
D2
BAT54CW
C282
0.1u/16V_4
+3V_RTC_2
1U/6.3V_4
30mils
R306 *0_4
3
C181
+BAT_RTC
1005 Change +3V_RTC to +BAT_RTC
RaRb
R307 0_4
R146
20K/F_4
R149 20K/F_4
R145 *0_6
C178 1U/6.3V_4
C182 1U/6.3V_4RTC1
R152 *0_6
RTC_RST#
SRTC_RST#
SRTC_RST#RTC_RST#
Q5A 2N7002KDW
Q5B 2N7002KDW
3
R151 10K_4
5
RTC_RST#
34
61
R942 *0_4
SRTC_RST#
R153 10K_4
2
EC_RTC_RST 37
EC_SRTC_RST 37
External Crystal
The 24 MHz (50 Ohm ESR) XTAL used for Skylake-U needs to be replaced by 38.4 MHz (30 Ohm ESR) XTAL for Cannonlake-U.
1
*
TP51
C176 27P/50V_4
1
XTAL24_IN
R666 0_4
XTAL24_OUT
R667 0_4
2
2
Y2
R148 1M_4
24MHZ/20ppm
4
3
C180 27P/50V_4
1
*
TP52
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
13 -- SKYLAKE 12/15 (CLK/EMMC)
13 -- SKYLAKE 12/15 (CLK/EMMC)
NB5
NB5
NB5
13 -- SKYLAKE 12/15 (CLK/EMMC)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1A
1A
13 51Wednesday, January 11, 2017
13 51Wednesday, January 11, 2017
1
13 51Wednesday, January 11, 2017
1A
5
+3V 2,4,10,11,12,13,15,17,18,19,20,21,27,28,29,30,31,32,33,34,35,36,37,43,46,51 +3V_DEEP_SUS 4,10,11,12,15,18
D D
BT_OFF
PCH_TEMPALERT#
SIO_EXT_SCI#
UART2_RXD
UART2_TXD
SPK_ID
ACCEL_INTA#
C C
R154 10K_4
R155 10K_4
R156 10K_4
R157 49.9K/F_4
R158 49.9K/F_4
R401 10K_4
R159 10K_4
+3V_DEEP_SUS
+3V
4
GPP_B1811
TP_INTH#_BIOS33
GSPI1_MOSI11
1005 Delete TP
UART2_RXD31 UART2_TXD31 ACCEL_INTA#34 SIO_EXT_SCI#37
TP_I2C_DATA33 TP_I2C_CLK33
1005 Delete TP
TP58* TP53* TP54*
TP55* TP57*
GPP_B15
1
GPP_B16
1
GPP_B17
1
GPP_B18 GPP_B19
1
TP_INTH#_BIOS GPP_B21
1
GSPI1_MOSI
UART2_RXD UART2_TXD ACCEL_INTA# SIO_EXT_SCI#
TP_I2C_DATA TP_I2C_CLK
U1F
AN8
GPP_B15/GSPI0_CS#
AP7
GPP_B16/GSPI0_CLK
AP8
GPP_B17/GSPI0_MISO
AR7
GPP_B18/GSPI0_MOSI
AM5
GPP_B19/GSPI1_CS#
AN7
GPP_B20/GSPI1_CLK
AP5
GPP_B21/GSPI1_MISO
AN5
GPP_B22/GSPI1_MOSI
AB1
GPP_C8/UART0_RXD
AB2
GPP_C9/UART0_TXD
W4
GPP_C10/UART0_RTS#
AB3
GPP_C11/UART0_CTS#
AD1
GPP_C20/UART2_RXD
AD2
GPP_C21/UART2_TXD
AD3
GPP_C22/UART2_RTS#
AD4
GPP_C23/UART2_CTS#
U7
GPP_C16/I2C0_SDA
U6
GPP_C17/I2C0_SCL
U8
GPP_C18/I2C1_SDA
U9
GPP_C19/I2C1_SCL
AH9
GPP_F4/I2C2_SDA
AH10
GPP_F5/I2C2_SCL
AH11
GPP_F6/I2C3_SDA
AH12
GPP_F7/I2C3_SCL
AF11
GPP_F8/I2C4_SDA
AF12
GPP_F9/I2C4_SCL
*SKL_ULT
REV = 1
3
Skylake (GPIO)
?
LPSS ISH
SKL_ULT
GPP_F10/I2C5_SDA/ISH_I2C2_SDA
GPP_F11/I2C5_SCL/ISH_I2C2_SCL
GPP_D13/ISH_UART0_RXD/SML0BDATA/I2C4B_SDA
GPP_D14/ISH_UART0_TXD/SML0BCLK/I2C4B_SCL
6 OF 20
GPP_D15/ISH_UART0_RTS#
GPP_D16/ISH_UART0_CTS#/SML0BALERT#
GPP_C12/UART1_RXD/ISH_UART1_RXD
GPP_C13/UART1_TXD/ISH_UART1_TXD GPP_C14/UART1_RTS#/ISH_UART1_RTS# GPP_C15/UART1_CTS#/ISH_UART1_CTS#
GPP_A12/BM_BUSY#/ISH_GP6
GPP_D9 GPP_D10 GPP_D11 GPP_D12
GPP_D5/ISH_I2C0_SDA
GPP_D6/ISH_I2C0_SCL
GPP_D7/ISH_I2C1_SDA
GPP_D8/ISH_I2C1_SCL
GPP_A18/ISH_GP0 GPP_A19/ISH_GP1 GPP_A20/ISH_GP2 GPP_A21/ISH_GP3 GPP_A22/ISH_GP4 GPP_A23/ISH_GP5
P2 P3 P4 P1
M4 N3
N1 N2
AD11 AD12
U1 U2 U3 U4
AC1 AC2 AC3 AB4
AY8 BA8 BB7 BA7 AY7 AW7 AP13
?
2
GPP_D9
3D_CAM_EN_PCH
ISH_I2C0_SDA ISH_I2C0_SCL
PCH_TEMPALERT#
SML0BDATA SML0BCLK SML0BALERT#
1
TP59
1
TP114
1
TP61
1
TP62
1005 Delete TP
1
TP71
1
TP72
1
TP73
1
TP74
1005 Delete TP
1
14
* *
SPK_ID BT_OFF
* *
* * * *
SPK_ID 28 BT_OFF 36
HDA Bus(CLG)
ACZ_SYNC ACZ_SYNC ACZ_RST# ACZ_SDOUT ACZ_BCLK
?
SDIO/SDXC
GPP_A17/SD_PWR_EN#/ISH_GP7
7 OF 20
GPP_G0/SD_CMD GPP_G1/SD_DATA0 GPP_G2/SD_DATA1 GPP_G3/SD_DATA2 GPP_G4/SD_DATA3
GPP_G5/SD_CD# GPP_G6/SD_CLK
GPP_G7/SD_WP
GPP_A16/SD_1P8_SEL
C183
15P/50V_4
R160 *1K_4 R161 33_4 R162 33_4 R165 33_4 R168 33_4
SKL_ULT
U1G
BA22
HDA_SYNC/I2S0_SFRM
AY22
HDA_BLK/I2S0_SCLK
BB22
HDA_SDO/I2S0_TXD
BA21
HDA_SDI0/I2S0_RXD
AY21
HDA_SDI1/I2S1_RXD
AW22
HDA_RST#/I2S1_SCLK
J5
GPP_D23/I2S_MCLK
AY20
I2S1_SFRM
AW20
I2S1_TXD
AK7
GPP_F1/I2S2_SFRM
AK6
GPP_F0/I2S2_SCLK
AK9
GPP_F2/I2S2_TXD
AK10
GPP_F3/I2S2_RXD
H5
GPP_D19/DMIC_CLK0
D7
GPP_D20/DMIC_DATA0
D8
GPP_D17/DMIC_CLK1
C8
GPP_D18/DMIC_DATA1
AW5
GPP_B14/SPKR
*SKL_ULT
3
+3V_DEEP_SUS
ACZ_SYNC_AUDIO28
ACZ_RST#_AUDIO28
ACZ_SDOUT_AUDIO28
BIT_CLK_AUDIO28
AUDIO
REV = 1
Add cap for RF issue
ACZ_SDOUT_AUDIO
ID0ID2 ID1ID4ID8 ID7
0󶁪󶁪󶁪󶁪UMA
1󶁪󶁪󶁪󶁪DIS
ACZ_RST#_AUDIO
15P/50V_4
1005 Delete TP
C9059
C9060
15P/50V_4
ACZ_SYNC ACZ_BCLK
ACZ_SDOUT11
ACZ_SDIN028
ACZ_SPKR11,28
ACZ_SDOUT ACZ_SDIN0
ACZ_RST#
ACZ_SPKR
R163 *10K_4 R166 *10K_4 R169 *10K_4 R171 10K_4
B B
Skylake U
R173 *10K_4 R175 *10K_4 R177 10K_4 R179 10K_4 R181 10K_4
BOARD_ID[8:7]
BOARD_ID0 BOARD_ID1 BOARD_ID2 BOARD_ID3 BOARD_ID4 BOARD_ID5 BOARD_ID6 BOARD_ID7 BOARD_ID8
Model
Definition
A A
Reserve
(Default = 00)
Reserve
(Default = 0)
5
Board ID 5Board ID 6
ID5ID6
0󶁪󶁪󶁪󶁪AMD
1󶁪󶁪󶁪󶁪Nvidia
GPU setting
R164 10K_4 R167 10K_4 R170 10K_4 R172 *10K_4 R174 10K_4 R176 10K_4 R178 *10K_4 R180 *10K_4 R182 *10K_4
0󶁪󶁪󶁪󶁪VGA CAM0󶁪󶁪󶁪󶁪4VRAM
1󶁪󶁪󶁪󶁪IR CAM1󶁪󶁪󶁪󶁪8VRAM
Board ID 3Board ID 4
ID3
+3V_DEEP_SUS
BOARD_ID[2:1] BOARD_ID0
00 : 14" 01 : 15 1SPD 10 : 17"
11 : 2SPD
4
C647
3P/50V_4
SD_RCOMP
?
GPP_F23
2
close to CPU/1004
C648
C649
3P/50V_4
3P/50V_4
AB11 AB13 AB12 W12 W11 W10 W8 W7
BA9 BB9
AB7
AF13
ACZ_SDOUT ACZ_RST# ACZ_SDIN0
BOARD_ID0 BOARD_ID1 BOARD_ID2 BOARD_ID3 BOARD_ID4 BOARD_ID5 BOARD_ID6 BOARD_ID7
BOARD_ID8 GPP_A16
GPP_F23
R183 200/F_4
1
TP100
*
BOARD_ID1 27
GPP_A16 31
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
14 -- SKYLAKE 13/15 (GPIO)
14 -- SKYLAKE 13/15 (GPIO)
NB5
NB5
NB5
14 -- SKYLAKE 13/15 (GPIO)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
1A
1A
14 51W ednesday, January 11, 2017
14 51W ednesday, January 11, 2017
14 51W ednesday, January 11, 2017
1A
5
4
+3V_DEEP_SUS4,10,11,12,14,18 +1.0V_DEEP_SUS9,13,41,42 +1.8V_DEEP_SUS9,41
+BAT_RTC4,13,33,38,49
+3VS54,10,32,36,37,39,40,41,42,48,51
3
2
1
15
D D
+VCCPRIM
C184 1U/6.3V_4
+1.0V_DEEP_SUS
Ca and Cb close to CPU less then 100 mils
PCH Internal VRM
+1.0V_DEEP_SUS
C C
close to CPU/1004
1 2
120/300MA
C654
3P/50V_4
L668
C653
3P/50V_4
+VCCDSW_1.0V
+1.0V_DEEP_SUS
+1.0V_DEEP_SUS
+1.0V_DEEP_SUS
+1.0V_DEEP_SUS
R201 *0_4/S
+3VS5
+V3.3DX_1.5DX_ADO
+3V_DEEP_SUS
+1.0V_DEEP_SUS
+3V_DEEP_SUS
+1.0V_DEEP_SUS
+1.0V_DEEP_SUS
close to CPU/1004
+V3.3DX_1.5DX_ADO +3V
B B
C651
L666 120/300MA
3P/50V_4
12
C650
3P/50V_4
C185 1U/6.3V_4
C187 1U/6.3V_4
Ca
R188 *0_6/S R189 *0_6/S
C188 1U/6.3V_4
C189 1U/6.3V_4 C190 47U/6.3VS_8
R194 *0_6/S
C192 1U/6.3V_4
R199 *0_6/S
C193 1U/6.3V_4 C194 1U/6.3V_4
R205 *0_6/S
R206 *0_6/S
C196 1U/6.3V_4
R207 *0_6/S R208 *0_6/S R209 *0_6/S
C197 1U/6.3V_4
+1.0V_DEEP_SUS
C203
*1U/6.3V_4
C204 *22U/6.3V_6
+VCCMPHYAON_1P0
+VCCAMPHYPLL_1P0
+VCCAPLL_1.0V +VCCPRIM
+VCCSPI
+VCCSRAM_1.0V
+VCCPRIM_3.3V +VCCPRIM_1.0V +VCCAPLLEBB
SLP_SUS_ON37,41,42
U1O
AB19
VCCPRIM_1P0_AB19
AB20
VCCPRIM_1P0_AB20
P18
VCCPRIM_1P0_P18
AF18
VCCPRIM_CORE_AF18
AF19
VCCPRIM_CORE_AF19
V20
VCCPRIM_CORE_V20
V21
VCCPRIM_CORE_V21
AL1
DCPDSW_1P0
K17
VCCMPHYAON_1P0_K17
L1
VCCMPHYAON_1P0_L1
N15
VCCMPHYGT_1P0_N15
N16
VCCMPHYGT_1P0_N16
N17
VCCMPHYGT_1P0_N17
P15
VCCMPHYGT_1P0_P15
P16
VCCMPHYGT_1P0_P16
K15
VCCAMPHYPLL_1P0_K15
L15
VCCAMPHYPLL_1P0_L15
V15
VCCAPLL_1P0
AB17
VCCPRIM_1P0_AB17
Y18
VCCPRIM_1P0_Y18
AD17
VCCDSW_3P3_AD17
AD18
VCCDSW_3P3_AD18
AJ17
VCCDSW_3P3_AJ17
AJ19
VCCHDA
AJ16
VCCSPI
AF20
VCCSRAM_1P0_AF20
AF21
VCCSRAM_1P0_AF21
T19
VCCSRAM_1P0_T19
T20
VCCSRAM_1P0_T20
AJ21
VCCPRIM_3P3_AJ21
AK20
VCCPRIM_1P0_AK20
N18
VCCAPLLEBB
*SKL_ULT
REV = 1
R211 100K_4
C210 *10P/50V_4
SKL_ULT
CPU POWER 4 OF 4
2.899A
2.57A
1.714A
0.03A
0.09A
C205 1U/6.3V_4
?
15 OF 20
for DS3
U4
4 5 3
APL3512ABI
VCCPGPPA VCCPGPPB VCCPGPPC VCCPGPPD VCCPGPPE VCCPGPPF VCCPGPPG
VCCPRIM_3P3_V19
VCCPRIM_1P0_T1
VCCATS_1P8
VCCRTCPRIM_3P3
VCCRTC_AK19 VCCRTC_BB14
DCPRTC VCCCLK1 VCCCLK2 VCCCLK3 VCCCLK4 VCCCLK5 VCCCLK6
GPP_B0/CORE_VID0 GPP_B1/CORE_VID1
VIN#1 VIN#2 EN
E
?
VOUT
GND
AK15 AG15 Y16 Y15 T16 AF16 AD15
V19 T1 AA1 AK17 AK19
BB14 BB10 A14 K19 L21 N20 L19 A10 AN11
AN13
1 2
+VCCPGPPA +VCCPGPPB +VCCPGPPC +VCCPGPPD +VCCPGPPE +VCCPGPPF +VCCPGPPG
+VCCPRIM_1.0V_T1 +VCCATS_1.8V +VCCRTCPRIM_3.3V +VCCRTC
DCPRTC +VCCCLK1 +VCCCLK2 +VCCCLK3 +VCCCLK4 +VCCCLK5 +VCCCLK6
CORE_VID0 CORE_VID1
+3V_DEEP_SUS+3VS5
C209
0.1U/16V_4
Cb
1 1
C186 1U/6.3V_4
R187 *0_6/S R190 *0_6/S R192 *0_6/S
R308 0_4
Ra
R309 *0_4
Rb
C191 0.1U/16V_4
R195 *0_6/S R198 *0_6/S R200 *0_6/S R202 *0_6/S R203 *0_6/S R204 *0_6/S
C195 1U/6.3V_4
TP102
*
TP103
*
1U/6.3V_4
1U/6.3V_4
+3V_DEEP_SUS +1.0V_DEEP_SUS +1.8V_DEEP_SUS +3V_DEEP_SUS
+BAT_RTC +3V_RTC_2
+1.0V_DEEP_SUS
C198
C206
0.1U/16V_4
+VCCPGPPB +VCCPGPPC +VCCPGPPE
Main BAT -->Ra Coin BAT -->Rb (default)
20mils
1005 Change +3V_RTC to +BAT_RTC
C207
1U/6.3V_4
C200 1U/6.3V_4
C199
+VCCRTCPRIM_3.3V+VCCATS_1.8V +VCCRTC
C201
1U/6.3V_4
C208
1U/6.3V_4
C202
0.1U/16V_4
+VCCPGPPA +VCCPGPPB +VCCPGPPC +VCCPGPPD +VCCPGPPE +VCCPGPPG
+VCCPGPPF
+3V_DEEP_SUS
R184 *0_6/S R185 *0_6/S R186 *0_6/S
R191 *0_6/S R193 *0_6/S
+1.8V_DEEP_SUS
R197 *0_6/S
A A
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev Custom
Custom
Custom
15 -- SKYLAKE 14/15(PCH POWER)
15 -- SKYLAKE 14/15(PCH POWER)
NB5
NB5
5
4
3
2
NB5
15 -- SKYLAKE 14/15(PCH POWER)
Date: Sheet of
Date: Sheet of
Date: Sheet of
1
15 51Wednesday, January 11, 2017
15 51Wednesday, January 11, 2017
15 51Wednesday, January 11, 2017
1A
1A
1A
5
4
3
2
1
16
D D
C C
B B
A A
PROJECT : G74A
PROJECT : G74A
PROJECT : G74A
Quanta Computer Inc.
Quanta Computer Inc.
Quanta Computer Inc.
Size Document Number Rev
Size Document Number Rev
Size Document Number Rev
16 -- SKYLAKE 15/15 XDP&APS *
16 -- SKYLAKE 15/15 XDP&APS *
NB5
NB5
5
4
3
2
NB5
16 -- SKYLAKE 15/15 XDP&APS *
Date: Sheet of
Date: Sheet of
Date: Sheet of
16 51Wednesday, January 11, 2017
16 51Wednesday, January 11, 2017
16 51Wednesday, January 11, 2017
1
1A
1A
1A
Loading...
+ 35 hidden pages