![](/html/bf/bf54/bf54b446ff0b073dfd06beffd3408330d93b7674fa6682679f1d417d50d36366/bg1.png)
From 75% VDRM up to 1580 A, gate 10V 5ohm
Ansaldo Trasporti s.p.a.
Unita' Semiconduttori
PHASE CONTROL THYRISTOR AT1005
Repetitive voltage up to 1800 V
Mean on-state current 1450 A
Surge current 22.4 kA
FINAL SPECIFICATION
feb 97 - ISSUE : 03
Via N. Lorenzi 8 - I 16152 GENOVA - ITALY
Tel. int. +39/(0)10 6556549 - (0)10 6556488
Fax Int. +39/(0)10 6442510
Tx 270318 ANSUSE I -
Symbol Characteristic Conditions
[°C]
Value Unit
BLOCKING
V RRM Repetitive peak reverse voltage 125 1800 V
V RSM Non-repetitive peak reverse voltage 125 1900 V
V DRM Repetitive peak off-state voltage 125 1800 V
I RRM Repetitive peak reverse current V=VRRM 125 50 mA
I DRM Repetitive peak off-state current V=VDRM 125 50 mA
CONDUCTING
I T (AV) Mean on-state current 180° sin, 50 Hz, Th=55°C, double side cooled 1450 A
I T (AV) Mean on-state current 180° sin, 50 Hz, Tc=85°C, double side cooled 1190 A
I TSM Surge on-state current sine wave, 10 ms 125 22.4 kA
I² t I² t without reverse voltage 2509 x1E3 A²s
V T On-state voltage On-state current = 2900 A 25 1.75 V
V T(TO) Threshold voltage 125 0.92 V
r T On-state slope resistance 125 0.260 mohm
SWITCHING
di/dt Critical rate of rise of on-state current, min.
dv/dt Critical rate of rise of off-state voltage, min. Linear ramp up to 70% of VDRM 125 500 V/µs
td Gate controlled delay time, typical VD=100V, gate source 25V, 10 ohm , tr=.5 µs 25 1.1 µs
tq Circuit commutated turn-off time, typical dV/dt = 20 V/µs linear up to 75% VDRM 250 µs
Q rr Reverse recovery charge di/dt=-20 A/µs, I= 1050 A 125 µC
I rr Peak reverse recovery current VR= 50 V A
I H Holding current, typical VD=5V, gate open circuit 25 300 mA
I L Latching current, typical VD=5V, tp=30µs 25 700 mA
125 200 A/µs
GATE
V GT Gate trigger voltage VD=5V 25 3.5 V
I GT Gate trigger current VD=5V 25 300 mA
V GD Non-trigger gate voltage, min. VD=VDRM 125 0.25 V
V FGM Peak gate voltage (forward) 30 V
I FGM Peak gate current 10 A
V RGM Peak gate voltage (reverse) 5 V
P GM Peak gate power dissipation Pulse width 100 µs 150 W
P G Average gate power dissipation 2 W
MOUNTING
R th(j-h) Thermal impedance, DC Junction to heatsink, double side cooled 26 °C/kW
R th(c-h) Thermal impedance Case to heatsink, double side cooled 6 °C/kW
T j Operating junction temperature
F Mounting force 18.0 / 20.0 kN
Mass 500 g
ORDERING INFORMATION : AT1005 S 18
VDRM&VRRM/100
125 °C
![](/html/bf/bf54/bf54b446ff0b073dfd06beffd3408330d93b7674fa6682679f1d417d50d36366/bg2.png)
AT1005 PHASE CONTROL THYRISTOR
FINAL SPECIFICATION feb 97 - ISSUE : 03
DISSIPATION CHARACTERISTICS
SQUARE WAVE
Th [°C]
130
120
110
100
90
80
70
60
50
PF(AV) [W]
3000
2500
2000
1500
30°
60°
90°
120°
180°
DC
0 500 1000 1500 2000
IF(AV) [A]
DC
30°
60°
120°
180°
90°
1000
500
0
0 500 1000 1500 2000
IF(AV) [A]