13APPLICATION INFORMATION
14PACKAGE OUTLINE
15SOLDERING
15.1Introduction
15.2Reflow soldering
15.3Wave soldering
15.4Repairing soldered joints
16DEFINITIONS
17LIFE SUPPORT APPLICATIONS
18PURCHASE OF PHILIPS I2C COMPONENTS
SAA7377
0toF
(SUBCODE INTERFACE TIMING)
TIMING)
(MICROCONTROLLER INTERFACE TIMING)
1998 Jul 062
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
1FEATURES
• Single-speed mode
• Full error correction strategy, t = 2 and e = 4
• Full CD graphics interface
• All standard decoder functions implemented digitally on
chip
• FIFO overflow concealment for rotational shock
resistance
• Digital audio interface (EBU), audio only
• 2 and 4 times oversampling integrated digital filter,
including f
• Audio data peak level detection
• Kill interface for DAC deactivation during digital silence
• All TDA1301 (DSIC2) digital servo functions, plus extra
high-level functions
• Low focus noise
• Improved playability on ABEX TCD-721R, TCD-725 and
TCD-714 discs
• Automatic closed loop gain control available for focus
and radial loops
• Pulsed sledge support
• Microcontroller loading LOW
• High-level servo control option
• High-level mechanism monitor
• Communication may be via TDA1301/SAA7345
compatible bus or I2C-bus
• On-chip clock multiplier allows the use of 8.4672 MHz
crystal.
mode
s
SAA7377
2GENERAL DESCRIPTION
The SAA7377 is a single chip combining the functions of a
CD decoder IC and digital servo IC. The decoder part is
based on the SAA7345 (CD6) with an improved error
correction strategy. The servo part is based on the
TDA1301T (DSIC2) with improvements incorporated,
extra features have also been added.
Supply of this Compact Disc IC does not convey an implied
license under any patent right to use this IC in any
Compact Disc application.
Digital servo processor and Compact Disc
decoder (CD7)
5BLOCK DIAGRAM
handbook, full pagewidth
SELPLL
CROUT
V
RH
SCL
SDA
RAB
SILD
HFIN
HFREF
ISLICE
I
TEST1
TEST2
TEST3
CRIN
CL16
CL11
CL4
SBSY
SFSY
SUB
RCK
V
D1 D2 D3 D4
RL
345710112 16 219 32 39 49 56 3047 59
6
8
R1
9
R2
11
GENERATOR
52
51
53
54
15
17
FRONT END
14
18
ref
20
23
TEST
29
13
21
22
TIMING
24
25
50
35
36
38
37
ADC
V
ref
MICROCONTROLLER
INTERFACE
I
DEMODULATOR
ADDRESSER
SUBCODE
PROCESSOR
V
SSA2VDDA1VSSD1VSSD3VDDD1(P)VDDD3(C)
V
SSA1VSSA3VDDA2VSSD2VSSD4VDDD2(P)
refT
PROCESSING
DIGITAL
PLL
EFM
SRAM
RAM
PRE-
CONTROL
FUNCTION
CONTROL
PART
SAA7377
PEAK
DETECT
AUDIO
PROCESSOR
OUTPUT
STAGES
MOTOR
CONTROL
ERROR
CORRECTOR
FLAGS
EBU
INTERFACE
SAA7377
26
RA
27
FO
28
SL
64
LDON
33
MOTO1
34
MOTO2
61
CFLG
60
C2FAIL
31
DOBM
DECODER
STATUS
RESET
58
57
MICRO-
CONTROLLER
INTERFACE
VERSATILE PINS
INTERFACE
62 63 42 41 4043
V1 V2 V3 V4 V5KILL
Fig.1 Block diagram.
1998 Jul 064
KILL
SERIAL DATA
INTERFACE
48
46
45
44
MGR291
SCLK
WCLK
DATA
TEST4
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
6PINNING
SYMBOLPINDESCRIPTION
(1)
V
V
SSA1
DDA1
1
(1)
2
D13unipolar current input (central diode signal input)
D24unipolar current input (central diode signal input)
D35unipolar current input (central diode signal input)
V
RL
6reference voltage input for ADC
D47unipolar current input (central diode signal input)
R18unipolar current input (satellite diode signal input)
R29unipolar current input (satellite diode signal input)
I
V
V
refT
RH
SSA2
10current reference output for ADC calibration
11reference voltage output from ADC
(1)
12
SELPLL13selects whether internal clock multiplier PLL is used
ISLICE14current feedback output from data slicer
HFIN15comparator signal input
(1)
V
SSA3
16
HFREF17comparator common mode input
I
ref
V
DDA2
18reference current output pin (nominally 0.5VDD)
(1)
19
TEST120test control input 1; this pin should be tied LOW
CRIN21crystal/resonator input
CROUT22crystal/resonator output
TEST223test control input 2; this pin should be tied LOW
CL162416.9344 MHz system clock output
CL112511.2896 or 5.6448 MHz clock output (3-state)
RA26radial actuator output
FO27focus actuator output
SL28sledge control output
TEST329test control input 3; this pin should be tied LOW
V
DDD1(P)
30
(1)
DOBM31bi-phase mark output (externally buffered; 3-state)
V
1. All supply pins must be connected to the same external power supply voltage.
1998 Jul 066
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
handbook, full pagewidth
C2FAIL
60
21
CRIN
DDD3(C)
V
STATUS
59
58
22
23
TEST2
CROUT
RESET
57
SAA7377
24
CL16
V
SSA1
V
DDA1
D1
D2
D3
V
RL
D4
R1
R2
I
refT
V
RH
V
SSA2
SELPLL
ISLICE
HFIN
V
SSA3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
LDONV2V1
64
63
62
17
18
19
ref
I
HFREF
V
DDA2
CFLG
61
20
TEST1
SSD4
V
56
25
CL11
n.c.
55
26
RA
SILD
54
27
FO
RAB
53
28
SL
SCL
52
29
TEST3
SDA
CL4
51
50
30
31
DOBM
DDD1(P)
V
SSD3
V
49
32
SSD1
V
48
47
46
45
44
43
42
41
40
39
38
37
36
35
34
33
SAA7377
SCLK
V
DDD2(P)
WCLK
DATA
TEST4
KILL
V3
V4
V5
V
SSD2
SUB
RCK
SFSY
SBSY
MOTO2
MOTO1
MGR292
Fig.2 Pin configuration.
1998 Jul 067
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
7FUNCTIONAL DESCRIPTION
7.1Decoder part
7.1.1P
The decoding part operates at single-speed and supports
a full audio specification.
A simplified data flow through the decoder part is
illustrated in Fig.6.
7.1.2C
The SAA7377, which has an internal phase-locked loop
clock multiplier, can be used with 33.8688, 16.9344 or
8.4672 MHz crystal frequencies by setting register B and
SELPLL as shown in Table 1. The internal clock multiplier,
controlled by SELPLL, should only be used if a
8.4672 MHz crystal, ceramic resonator or external clock is
present. It should be noted that the CL11 output is a
5.6448 MHz clock if a 16.9344 MHz external clock is used.
Table 1 Crystal frequency selection
REGISTER BSELPLL
7.1.3S
The SAA7377 may be placed in two standby modes
selected by register B (it should be noted that the device
core is still active)
Standby 1: “CD-STOP” mode. Most I/O functions are
switched off.
Standby 2: “CD-PAUSE” mode. Audio output features
are switched off, but the motor loop, the motor output
and the subcode interfaces remain active. This is also
called a “Hot Pause”.
RINCIPLE OPERATIONAL MODES OF THE DECODER
RYSTAL FREQUENCY SELECTION
CRYSTAL FREQUENCY
(MHz)
00xx033.8688
00xx18.4672
01xx016.9344
TANDBY MODES
SAA7377
CRIN, CROUT, CL16 and CL4: no interaction. Normal
operation continues.
V1, V2, V3, V4, V5, CFLG and C2FAIL: no interaction.
Normal operation continues.
7.2Crystal oscillator
The crystal oscillator is a conventional 2 pin design
operating between 8 and 35 MHz. This oscillator is
capable of operating with ceramic resonators and also with
both fundamental and third overtone crystals. External
components should be used to suppress the fundamental
output of the third overtone crystals as shown in Figs 3
and 4. Typical oscillation frequencies required are 8.4672,
16.9344 or 33.8688 MHz depending on the internal clock
settings used and whether or not the clock multiplier is
enabled.
SAA7377
OSCILLATOR
8.4672 MHz
330 Ω
100 kΩ
MGR293
Fig.3 8.4672 MHz fundamental configuration.
SAA7377
OSCILLATOR
CRINCROUT
22 pF22 pF
In the standby modes the various pins will have the
following values;
MOTO1 and MOTO2: put in high-impedance, PWM
mode (standby 1 and RESET, operating in standby 2).
Put in high-impedance, PDM mode (standby 1 and
RESET, operating in standby 2).
SCL, SDA, SILD and RAB: no interaction. Normal
operation continues.
SCLK, WCLK, DATA, CL11 and DOBM: 3-state in both
standby modes. Normal operation continues after reset.
1998 Jul 068
CROUT
MGR294
33.8688 MHz
330 Ω
100 kΩ
CRIN
3.3 µH
1 nF10 pF10 pF
Fig.4 33.8688 MHz overtone configuration.
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
7.3Data slicer and clock regenerator
The SAA7377 has an integrated slice level comparator
which can be clocked by the crystal frequency clock, or
8 times the crystal frequency clock (if SELPLL is set HIGH
while using an 8.4672 MHz crystal, and register 4 is set
to 0xxx). The slice level is controlled by an internal current
source applied to an external capacitor under the control
of the Digital Phase-Locked Loop (DPLL).
Regeneration of the bit clock is achieved with an internal
fully digital PLL. No external components are required and
the bit clock is not output. The PLL has two registers
(8 and 9) for selecting bandwidth and equalization.
For certain applications an off-track input is necessary.
This is internally connected from the servo part (its polarity
can be changed by the foc_parm1 parameter), but may be
input via the V1 pin if selected by register C. If this flag is
HIGH, the SAA7377 will assume that its servo part is
following on the wrong track and will flag all incoming HF
data as incorrect.
7.4Demodulator
SAA7377
The master counter is only reset if:
• A sync coincidence detected; sync pattern occurs
588 ±1 EFM clocks after the previous sync pattern
• A new sync pattern is detected within ±6 EFM clocks of
its expected position.
The sync coincidence signal is also used to generate the
PLL lock signal, which is active HIGH after 1 sync
coincidence found, and reset LOW if, during 61
consecutive frames, no sync coincidence is found. The
PLL lock signal can be accessed via the SDA or STATUS
pins selected by register 2 and 7.
Also incorporated in the demodulator is a Run Length 2
(RL2) correction circuit. Every symbol detected as RL2 will
be pushed back to RL3. To do this, the phase error of both
edges of the RL2 symbol are compared and the correction
is executed at the side with the highest error probability.
7.4.2EFM DEMODULATION
The 14-bit EFM data and subcode words are decoded into
8-bit symbols.
7.4.1F
RAME SYNC PROTECTION
A double timing system is used to protect the demodulator
from erroneous sync patterns in the serial data.
HF
input
2.2 nF
2.2 kΩ
22 kΩ
100 nF
V
47 pF
22 nF
SSA
V
HFIN
HFREF
I
SSA
ISLICE
ref
1/2V
DD
100 µA
100 µA
crystal
clock
DQ
V
SS
V
DD
DPLL
MGA368 - 1
Fig.5 Data slicer showing typical application components.
1998 Jul 069
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
1998 Jul 0610
1
V4
0
0 : reg D = xx01
CD GRAPHICS
INTERFACE
handbook, full pagewidth
SBSY
SFSY
SUB
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
output from
data slicer
SUBCODE
PROCESSOR
DIGITAL PLL AND
DEMODULATOR
FIFO
ERROR
CORRECTOR
V4 SUBCODE
INTERFACE
FADE/MUTE/
INTERPOLATE
DIGITAL
FILTER
reg 3
KILL
reg F
KILL
V3
MICROCONTROLLER
INTERFACE
1 : reg 3 = xx10
(1fs mode)
0 : reg 3 ≠ xx10
1
0
PHASE
COMPENSATION
DE-EMPHASIS
FILTER
1
0
SDA
EBU
INTERFACE
reg A
1 : no pre-emphasis detected
OR reg D = 01xx (de-emphasis signal at V5)
0 : pre-emphasis detected
AND reg D ≠ 01xx
1
0
INTERFACE
DOBM
I2S-BUS
reg 3
SCLK
WCLK
DATA
MGD039
reg C
Fig.6 Simplified data flow of decoder functions.
SAA7377
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
7.5Subcode data processing
7.5.1QThe 96-bit Q-channel word is accumulated in an internal
buffer. The last 16 bits are used internally to perform a
Cyclic Redundancy Check (CRC). If the data is good, the
SUBQREADY-I signal will go LOW. SUBQREADY-I can
be read via the SDA or STATUS pins, selected via
register 2. Good Q-channel data may be read from SDA.
7.5.2EIAJ 3
Data from all the subcode channels (P-to-W) may be read
via the subcode interface, which conforms to
EIAJ CP-2401. The interface is enabled and configured as
either a 3-wire or 4-wire interface via register F. The
subcode interface output formats are illustrated in Fig.7,
where the RCK signal is supplied by another device such
as a CD graphics decoder.
CHANNEL PROCESSING
AND 4-WIRE SUBCODE (CD GRAPHICS)
INTERFACES
SAA7377
7.5.3V4
Data of subcode channels, Q-to-W, may be read via pin V4
if selected via register D. The format is similar to RS232
and is illustrated in Fig.8. The subcode sync word is
formed by a pause of 200 µs minimum. Each subcode byte
starts with a logic 1 followed by 7 bits (Q-to-W). The gap
between bytes is variable between 11.3 µs and 90 µs.
The subcode data is also available in the EBU output
(DOBM) in a similar format.
Digital servo processor and Compact Disc
decoder (CD7)
200 µs
min
W961QRSTUVW1Q
7.6FIFO and error corrector
The SAA7377 has a ±8 frame FIFO. The error corrector is
a t = 2, e = 4 type, with error corrections on both C1
(32 symbol) and C2 (28 symbol) frames. Four symbols are
used from each frame as parity symbols. This error
corrector can correct up to two errors on the C1 level and
up to four errors on the C2 level.
The error corrector also contains a flag processor. Flags
are assigned to symbols when the error corrector cannot
ascertain if the symbols are definitely good. C1 generates
output flags which are read after (de-interleaving) by C2,
to help in the generation of C2 output flags.
The C2 output flags are used by the interpolator for
concealment of uncorrectable errors. They are also output
via the EBU signal (DOBM).
11.3
µs
Fig.8 Subcode format and timing on pin V4.
SAA7377
11.3 µs min
90 µs max
MGD038
7.6.1FLAGS OUTPUT (CFLG)
The flags output pin CFLG (open-drain) shows the status
of the error corrector and interpolator and is updated every
frame (7.35 kHz). In the SAA7377 chip a 1-bit flag is
present on the CFLG pin as illustrated in Fig.9. This signal
shows the status of the error corrector and interpolator.
The first flag bit, F1, is the absolute time sync signal, the
FIFO-passed subcode sync and relates the position of the
subcode sync to the audio data (DAC output). This flag
may also be used in a super FIFO or in the synchronization
of different players. The output flags can be made
available at bit 4 of the EBU data format (LSB of the 24-bit
data word), if selected by register A.
handbook, full pagewidth
33.9 µs
11.3
µs
F1F2F3F4F5F6F7F8F1F8
Fig.9 Flag output timing diagram.
1998 Jul 0612
33.9 µs
MGD037
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
Table 2 Output flags
F1F2F3F4F5F6F7F8DESCRIPTION
0xxxxxxxno absolute time sync
1xxxxxxxabsolute time sync
x00xxxxxC1 frame contained no errors
x01xxxxxC1 frame contained 1 error
x10xxxxxC1 frame contained 2 errors
x11xxxxxC1 frame uncorrectable
xxx00xx0C2 frame contained no errors
xxx00xx1C2 frame contained 1 error
xxx01xx0C2 frame contained 2 errors
xxx01xx1C2 frame contained 3 errors
xxx10xx0C2 frame contained 4 errors
xxx11xx1C2 frame uncorrectable
xxxxx00xno interpolations
xxxxx01xat least one 1 sample interpolation
xxxxx10xat least one hold and no interpolations
xxxxx11xat least one hold and one 1 sample interpolation
SAA7377
7.6.2C2FAIL
The C2FAIL pin indicates that invalid data has occurred on
the I2S-bus interface. However, due to the structure of the
corrector it is impossible to determine which byte has
failed. C2FAIL will go LOW for 140 µs when invalid data is
detected, this data may then occur 15 ms before or after
the pin is activated.
7.7Audio functions
7.7.1D
When pre-emphasis is detected in the Q-channel
subcode, the digital filter automatically includes a
de-emphasis filter section. When de-emphasis is not
required, a phase compensation filter section controls the
phase of the digital oversampling filter to ≤±1° within the
band 0 to 16 kHz. With de-emphasis the filter is not phase
linear.
If the de-emphasis signal is set to be available at V5,
selected via register D, then the de-emphasis filter is
bypassed.
7.7.2D
E-EMPHASIS AND PHASE LINEARITY
IGITAL OVERSAMPLING FILTER
These attenuations do not include the sample-and-hold at
the external DAC output or the DAC post filter. When using
the oversampling filter, the output level is scaled −0.5 dB
down, to avoid overflow on full-scale sine wave inputs
(0 to 20 kHz).
Table 3 Filter specification
PASS BANDSTOP BANDATTENUATION
0 to 9 kHz−≤0.001 dB
19 to 20 kHz−≤0.03 dB
−24 kHz≥25 dB
−24 to 27 kHz≥38 dB
−27 to 35 kHz≥40 dB
−35 to 64 kHz≥50 dB
−64 to 68 kHz≥31 dB
−68 kHz≥35 dB
−69 to 88 kHz≥40 dB
The SAA7377 contains a 2 to 4 times oversampling IIR
filter. The filter specification of the 4 times oversampling
filter is given in Table 3.
1998 Jul 0613
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
7.7.3CONCEALMENT
A 1-sample linear interpolator becomes active if a single
sample is flagged as erroneous but cannot be corrected.
The erroneous sample is replaced by a level midway
between the preceding and following samples. Left and
right channels have independent interpolators. If more
than one consecutive non-correctable sample is found, the
last good sample is held. A 1-sample linear interpolation is
then performed before the next good sample (see Fig.10).
7.7.4M
A digital level controller is present on the SAA7377 which
performs the functions of soft mute, full scale, attenuation
and fade; these are selected via register 0:
Mute: signal reduced to 0 in a maximum of 128 steps;
3 ms.
Attenuate: signal scaled by −12 dB.
Full scale: ramp signal back to 0 dB level. From mute
takes 3 ms.
UTE, FULL SCALE, ATTENUATION AND FADE
SAA7377
Fade: activates a 128 stage counter which allows the
signal to be scaled up/down by 0.07 dB steps
128 = full scale.
120 = −0.5 dB (i.e. full scale if oversampling filter
used).
32 = −12 dB.
0 = mute.
7.7.5P
The peak detector measures the highest audio level
(absolute value) on positive peaks for left and right
channels. The 8 most significant bits are output in the
Q-channel data in place of the CRC bits. Bits 81 to 88
contain the left peak value (bit 88 = MSB) and
bits 89 to 96 contain the right peak value (bit 96 = MSB).
The values are reset after reading Q-channel data via
SDA.
EAK DETECTOR
InterpolationHoldInterpolation
OKErrorOKErrorErrorErrorOKOK
Fig.10 Concealment mechanism.
MGA372
1998 Jul 0614
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
SAA7377
decoder (CD7)
7.8DAC interface
The SAA7377 is compatible with a wide range of digital-to-analog converters (DACs). Nine formats are supported and
are given in Table 4. Figures 11 and 12 show the Philips I2S-bus and the EIAJ data formats respectively. All formats are
MSB first and fs is 44.1 kHz. The polarity of the WCLK and the data can be inverted; selectable by register 7.
1. In this mode the first 16 bits contain data, but if any of the fade, attenuate or de-emphasis filter functions are activated
then the first 18 bits contain data.
1998 Jul 0615
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
This text is here in white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
_white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader.This text is here inThis text is here in
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
white to force landscape pages to be rotated correctly when browsing through the pdf in the Acrobat reader. white to force landscape pages to be ...
1998 Jul 0616
SCLK
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
decoder (CD7)
WCLK
SCLK
WCLK
15 14
LEFT CHANNEL DATA (WCLK NORMAL POLARITY)
01
15 1410DATA
MGD036
Fig.11 Philips I2S-bus data format (16-bit word length shown).
17
LEFT CHANNEL DATA
0
170DATA
Fig.12 EIAJ data format (18-bit word length shown).
MGD035
SAA7377
Philips SemiconductorsProduct specifications
Digital servo processor and Compact Disc
SAA7377
decoder (CD7)
7.9EBU interface
The bi-phase mark digital output signal at pin DOBM is
in accordance with the format defined by the IEC958
specification. The DOBM pin can be held LOW and
selected via register A.
Table 5 Format
FUNCTIONBITSDESCRIPTION
Sync0 to 3−
Auxiliary4 to 7not used; normally zero
Error flags4CFLG error and interpolation flags when selected by register A
Audio sample8 to 27first 4 bits not used (always zero). 2’s compliment. LSB = bit 12, MSB = bit 27
Validity flag28valid = logic 0
User data29used for subcode data (Q-to-W)
Channel status30control bits and category code
Parity bit31even parity for bits 4 to 30
7.9.1FORMAT
The digital audio output consists of 32-bit words
(‘subframes’) transmitted in bi-phase mark code (two
transitions for a logic 1 and one transition for a logic 0).
Words are transmitted in blocks of 384. Table 5 gives the
formats.
Table 6 Description of Table5
FUNCTIONDESCRIPTION
SyncThe sync word is formed by violation of the bi-phase rule and therefore does not contain any data.
Its length is equivalent to 4 data bits. The 3 different sync patterns indicate the following situations:
sync B: start of a block (384 words), word contains left sample; sync M: word contains left sample
(no block start) and sync W: word contains right sample.
Audio sampleLeft and right samples are transmitted alternately.
Validity flagAudio samples are flagged (bit 28 = 1) if an error has been detected but was uncorrectable. This
flag remains the same even if data is taken after concealment.
User dataSubcode bits Q-to-W from the subcode section are transmitted via the user data bit. This data is
asynchronous with the block rate.
Channel statusThe channel status bit is the same for left and right words. Therefore a block of 384 words contains
192 channel status bits. The category code is always CD. The bit assignment is given in Table 7.
Table 7 Bit assignment
FUNCTIONBITSDESCRIPTION
Control0 to 3copy of CRC checked Q-channel control bits 0 to 3; bit 2 is logic 1 when copy
permitted; bit 3 is logic 1 when recording has pre-emphasis
Reserved mode4 to 7always zero
Category code8to15CD: bit 8 = logic 1, all other bits = logic 0
Clock accuracy28 to 29set by register A; 10 = level I; 00 = level II; 01 = level III
Remaining16 to 27 and
30 to 191
always zero
1998 Jul 0617
Loading...
+ 39 hidden pages
You need points to download manuals.
1 point = 1 manual.
You can buy points or you can get point for every manual you upload.