1999 Aug 31 2
Philips Semiconductors Product specification
32-bit buffer/line driver; with 30 Ω series termination
resistors; 5 V input/output tolerant; 3-state
74LVC322244A;
74LVCH322244A
FEATURES
• 5 V tolerant inputs/outputs for interfacing with 5 V logic
• Wide supply voltage range of 1.2 to 3.6 V
• CMOS low power consumption
• MULTIBYTE flow-trough standardpin-out architecture
• Low inductance multiple power and ground pins for
minimum noise and ground bounce
• Direct interface with TTL levels
• Bus hold on data inputs (74LVCH322244A only)
• Integrated 30 Ω termination resistors
• Typical output ground bounce voltage:
V
OLP
<0.8 V at VCC= 3.3 V; T
amb
=25°C
• Typical output VOH undershoot voltage:
V
OHV
>2VatVCC= 3.3 V; T
amb
=25°C
• Power-off disabled outputs, permitting live insertion
• Plastic fine-pitch ball grid array package.
DESCRIPTION
The74LVC(H)322244Aisahigh-performance,low-power,
low-voltage, Si-gate CMOS device, superior to most
advanced CMOS compatible TTL families. Inputs can be
driven from either 3.3 or 5 V devices. In 3-state operation,
outputs can handle 5 V. These features allow the use of
these devices in a mixed 3.3 and 5 V environment.
The74LVC(H)322244Ais a 32-bit non-inverting buffer/line
driver with 3-state outputs. The 3-state outputs are
controlled by the output enable inputs 1OE and 2OE.
A HIGH on input nOE causes the outputs to assume a
high-impedance OFF-state.
The 74LVC(H)322244A is designed with 30 Ω series
terminationresistors in bothHIGH and LOW outputstages
to reduce line noise.
To ensure the high-impedance state during power-up or
power-down, input nOE should be tied to VCC through a
pull-up resistor; the minimum value of the resistor is
determined by the current-sinking capability of the driver.
The 74LVCH322244A bus hold data input circuit
eliminates the need for external pull-up resistors to hold
unused or floating data inputs at a valid logic level (see
Fig.3).
QUICK REFERENCE DATA
Ground = 0 V; T
amb
=25°C; tr=tf≤2.5 ns.
Note
1. C
PD
is used to determine the dynamic power dissipation (PDin µW).
PD=CPD× V
CC
2
× fi+ Σ(CL× V
CC
2
× fo) where:
fi= input frequency in MHz;
fo= output frequency in MHz;
C
L
= output load capacitance in pF;
VCC= supply voltage in Volts;
Σ(CL× V
CC
2
× fo) = sum of the outputs.
SYMBOL PARAMETER CONDITIONS TYPICAL UNIT
t
PHL/tPLH
propagation delay nAnto nY
n
CL= 50 pF; VCC= 3.3 V 2.9 ns
C
I
input capacitance 5.0 pF
C
PD
power dissipation capacitance per
buffer
VI= GND to VCC; note 1 25 pF