Product specification
Supersedes data of 1997 Jun 06
IC24 Data Handbook
1998 May 20
Philips SemiconductorsProduct specification
74L V2598-bit addressable latch
FEA TURES
•Optimized for low voltage applications: 1.0 to 3.6 V
•Accepts TTL input levels between V
•Typical V
T
amb
•Typical V
T
amb
(output ground bounce) < 0.8 V at V
OLP
= 25°C
(output VOH undershoot) > 2 V at V
OHV
= 25°C
= 2.7 V and V
CC
CC
CC
•Combines demultiplexer and 8-bit latch
•Serial-to-parallel capability
•Output from each storage bit available
•Random (addressable) data entry
•Easily expandable
•Common reset input
•Useful as a 3-to-8 active HIGH decoder
•Output capability: standard
•I
category: MSI
CC
QUICK REFERENCE DATA
GND = 0 V; T
SYMBOL
t
PHL/tPLH
C
I
C
PD
NOTE:
1. C
is used to determine the dynamic power dissipation (PD in µW)
PD
= CPD × V
P
D
f
= input frequency in MHz; CL = output load capacity in pF;
i
= output frequency in MHz; VCC = supply voltage in V;
f
o
(C
L
= 25°C; tr = t
amb
Propagation delay
D, An to Q
LE to Q
n
MR to Q
Input capacitance3.5pF
Power dissipation capacitance per latchVI = GND to V
2
× fi (CL × V
CC
2
× V
× fo) = sum of the outputs.
CC
≤ 2.5 ns
f
PARAMETERCONDITIONSTYPICALUNIT
n
n
2
× fo) where:
CC
= 3.6 V
CC
= 3.3 V,
= 3.3 V,
CL = 15 pF;
VCC = 3.3 V
DESCRIPTION
The 74LV259 is a low-voltage CMOS device and is pin and function
compatible with 74HC/HCT259.
The 74LV259 is a high-speed 8-bit addressable latch designed for
general purpose storage applications in digital systems. The
74LV259 is a multifunction device capable of storing single-line data
in eight addressable latches, and also 3-to-8 decoder and
demultiplexer , with active HIGH outputs (Q
available. The 74L V259 also incorporate an active LOW common
reset (MR
input (LE
the mode select table. In the addressable latch mode, data on the
data line (D) is written into the addressed latch. The addressed latch
will follow the data input with all non-addressed latches remaining in
their previous states. In the memory mode, all latches remain in their
previous states and are unaffected by the data or address inputs.
In the 3-to-8 decoding or demultiplexing mode, the addressed output
follows the state of the D input with all other outputs in the LOW
state. In the reset mode all outputs are LOW and unaffected by the
address (A
as an addressable latch, changing more than one bit of address
could impose a transient-wrong address. Therefore, this should only
be done while in the memory mode. The mode select table
summarizes the operations of the 74LV259.
CC
) for resetting all latches, as well as an active LOW enable
). The 74LV259 has four modes of operation as shown in
to A2) and date (D) input. When operating the 74LV259
0
1
to Q7), functions are
0
17
16
14
19pF
ns
ORDERING INFORMATION
PACKAGESTEMPERATURE RANGE OUTSIDE NORTH AMERICANORTH AMERICAPKG. DWG. #
16-Pin Plastic DIL–40°C to +125°C74LV259 N74LV259 NSOT38-4
16-Pin Plastic SO–40°C to +125°C74LV259 D74LV259 DSOT109-1
16-Pin Plastic SSOP Type II–40°C to +125°C74LV259 DB74LV259 DBSOT338-1
16-Pin Plastic TSSOP Type I–40°C to +125°C74LV259 PW74LV259PW DHSOT403-1
H =HIGH voltage level
L =LOW voltage level
X =don’t care
d =HIGH or LOW data one set-up time prior to the LOW-to-HIGH LE
q =lower case letters indicate the state of the referenced output established during the last cycle established during the last cycle in which
it was addressed or cleared
A
0
A
1
Q
2
Q
0
Q
1
Q
2
Q
3
Q
4
Q
5
Q
6
7
transition
RECOMMENDED OPERATING CONDITIONS
SYMBOLPARAMETERCONDITIONSMINTYPMAXUNIT
V
CC
V
I
V
O
T
amb
tr, t
f
NOTE:
1. The LV is guaranteed to function down to V
1998 May 20
DC supply voltageSee Note 11.03.33.6V
Input voltage0–V
Output voltage0–V
Operating ambient temperature range in free air
Input rise and fall times
= 1.0V (input levels GND or VCC); DC characteristics are guaranteed from VCC = 1.2V to VCC = 5.5V.
CC
See DC and AC
characteristics
VCC = 1.0V to 2.0V
VCC = 2.0V to 2.7V
VCC = 2.7V to 3.6V
–40
–40
–
–
–
–
–
–
CC
CC
+85
+125
500
200
100
ns/V
4
V
V
°C
Philips SemiconductorsProduct specification
voltage
voltage
V
V
V
V
74LV2598-bit addressable latch
ABSOLUTE MAXIMUM RATINGS
1, 2
In accordance with the Absolute Maximum Rating System (IEC 134).
Voltages are referenced to GND (ground = 0 V).
SYMBOL
V
CC
I
IK
I
OK
I
O
I
GND
I
CC
T
stg
P
TOT
DC supply voltage–0.5 to +4.6V
DC input diode currentVI < –0.5 or VI > VCC + 0.5V20mA
DC output diode currentVO < –0.5 or VO > VCC + 0.5V50mA
DC output source or sink current
– standard outputs
DC VCC or GND current for types with
,
– standard outputs
Storage temperature range–65 to +150°C
Power dissipation per package
– plastic DIL
– plastic mini-pack (SO)
– plastic shrink mini-pack (SSOP and TSSOP)
PARAMETERCONDITIONSRATINGUNIT
–0.5V < VO < VCC + 0.5V25mA
50mA
for temperature range: –40 to +125°C
above +70°C derate linearly with 12 mW/K
above +70°C derate linearly with 8 mW/K
above +60°C derate linearly with 5.5 mW/K
750
500
400
mW
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability .
2. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
DC ELECTRICAL CHARACTERISTICS
Over recommended operating conditions. V oltages are referenced to GND (ground = 0 V).