Philips 74hc hct166 DATASHEETS

INTEGRATED CIRCUITS
DATA SH EET
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT166
8-bit parallel-in/serial-out shift register
Product specification File under Integrated Circuits, IC06
December 1990
Philips Semiconductors Product specification
8-bit parallel-in/serial-out shift register 74HC/HCT166

FEATURES

Synchronous parallel-to-serial applications
Synchronous serial data input for easy expansion
Clock enable for “do nothing” mode
Asynchronous master reset
For asynchronous parallel data load see “165”
Output capability: standard
ICC category: MSI
an active LOW parallel enable ( LOW one set-up time prior to the LOW-to-HIGH clock transition, parallel data is entered into the register. When PE is HIGH, data is entered into the internal bit position Q from serial data input (Ds), and the remaining bits are shifted one place to the right (Q0→ Q1→ Q2, etc.) with each positive-going clock transition. This feature allows parallel-to-serial converter expansion by tying the Q7 output to the Ds input of the succeeding stage.
The clock input is a gated-OR structure which allows one

GENERAL DESCRIPTION

The 74HC/HCT166 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.
The 74HC/HCT166 are 8-bit shift registers which have a fully synchronous serial or parallel data entry selected by
input to be used as an active LOW clock enable (CE) input. The pin assignment for the CP and CE inputs is arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of inputCE should only take place while CP is HIGH for predictable operation. A LOW on the master reset (MR) input overrides all other inputs and clears the register asynchronously, forcing all bit positions to a LOW state.

QUICK REFERENCE DATA

GND = 0 V; T
=25°C; tr=tf= 6 ns
amb
SYMBOL PARAMETER CONDITIONS
t
PHL
f
max
C C
I PD
/ t
PLH
propagation delay
CP to Q MR to Q
7
7
CL= 15 pF; VCC=5 V
maximum clock frequency 63 50 MHz input capacitance 3.5 3.5 pF power dissipation capacitance per package notes 1 and 2 41 41 pF
PE) input. When PE is
TYPICAL
UNIT
HC HCT
15 14
20 19
ns ns
0
Notes
1. C
is used to determine the dynamic power dissipation (PD in µW):
PD
PD=CPD× V
2
× fi+ ∑ (C V
CC
2
× fo) where:
CC
fi= input frequency in MHz fo= output frequency in MHz (C V
2
× fo) = sum of outputs
CC
CL= output load capacitance in pF VCC= supply voltage in V
2. For HC the condition is VI= GND to V
CC
For HCT the condition is VI= GND to VCC− 1.5 V

ORDERING INFORMATION

“74HC/HCT/HCU/HCMOS Logic Package Information”
See
December 1990 2
.
Philips Semiconductors Product specification
8-bit parallel-in/serial-out shift register 74HC/HCT166

PIN DESCRIPTION

PIN NO. SYMBOL NAME AND FUNCTION
1D 2, 3, 4, 5, 10, 11, 12, 14 D 6
s
to D
0
7
CE clock enable input (active LOW) 7 CP clock input (LOW-to-HIGH edge-triggered) 8 GND ground (0 V) 9 13 Q 15 16 V
MR asynchronous master reset (active LOW)
7
PE parallel enable input (active LOW)
CC
serial data input parallel data inputs
serial output from the last stage
positive supply voltage
Fig.1 Pin configuration. Fig.2 Logic symbol. Fig.3 IEC logic symbol.
December 1990 3
Loading...
+ 7 hidden pages