Philips 74hc hct137 DATASHEETS

INTEGRATED CIRCUITS
DATA SH EET
The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines
74HC/HCT137
3-to-8 line decoder/demultiplexer with address latches; inverting
Product specification File under Integrated Circuits, IC06
December 1990
Philips Semiconductors Product specification
3-to-8 line decoder/demultiplexer with address latches; inverting

FEATURES

Combines 3-to-8 decoder with 3-bit latch
Multiple input enable for easy expansion or independent
controls
Active LOW mutually exclusive outputs
Output capability: standard
ICC category: MSI

GENERAL DESCRIPTION

The 74HC/HCT137 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.

QUICK REFERENCE DATA

GND = 0 V; T
=25°C; tr=tf= 6 ns
amb
74HC/HCT137
The 74HC/HCT137 are 3-to-8 line decoder/demultiplexers with latches at the three address inputs (A essentially combines the 3-to-8 decoder function with a 3-bit storage latch. When the latch is enabled (LE = LOW), the “137” acts as a 3-to-8 active LOW decoder. When the latch enable (LE) goes from LOW-to-HIGH, the last data present at the inputs before this transition, is stored in the latches. Further address changes are ignored as long as LE remains HIGH.
The output enable input (E1 and E2) controls the state of the outputs independent of the address inputs or latch operation. All outputs are HIGH unless E1 is LOW and E is HIGH.
The “137” is ideally suited for implementing non-overlapping decoders in 3-state systems and strobed (stored address) applications in bus oriented systems.
). The “137”
n
2
SYMBOL PARAMETER CONDITIONS
t
PHL/ tPLH
C
I
C
PD
propagation delay CL= 15 pF; VCC=5 V
A
to Y
n
n
LE to Y E1 to Y E
to Y
2
n n n
input capacitance 3.5 3.5 pF power dissipation capacitance per package notes 1 and 2 57 59 pF
Notes
1. C
is used to determine the dynamic power dissipation (PD in µW):
PD
PD=CPD× V
2
× fi+ ∑ (C V
CC
2
× fo) where:
CC
fi= input frequency in MHz fo= output frequency in MHz (C V
2
× fo) = sum of outputs
CC
CL= output load capacitance in pF VCC= supply voltage in V
2. For HC the condition is VI= GND to V
CC
For HCT the condition is VI= GND to VCC− 1.5 V
TYPICAL
UNIT
HC HCT
18 19 ns 17 21 ns 15 17 ns 15 15 ns

ORDERING INFORMATION

“74HC/HCT/HCU/HCMOS Logic Package Information”
See
December 1990 2
.
Philips Semiconductors Product specification
3-to-8 line decoder/demultiplexer with address latches; inverting

PIN DESCRIPTION

PIN NO. SYMBOL NAME AND FUNCTION
1, 2, 3 A 4 5 6E 8 GND ground (0 V) 15, 14, 13, 12, 11, 10, 9, 7 16 V
to A
0
2
LE latch enable input (active LOW) E
1 2
Y0 to Y
7
CC
data inputs
data enable input (active LOW) data enable input (active HIGH)
multiplexer outputs positive supply voltage
74HC/HCT137
Fig.1 Pin configuration. Fig.2 Logic symbol.
Fig.3 IEC logic symbol. Fig.4 Functional diagram.
December 1990 3
Loading...
+ 5 hidden pages