1998 Dec 11 2
Philips Semiconductors Objective specification
16-bit transceiver with direction pin; 3-state
74AVC16245;
74AVCH16245
FEATURES
• Wide supply voltage range of 1.2 V to
3.6 V
• Complies with JEDEC standard
no. 8-1A/5/7
• CMOS low power consumption
• Input/Output tolerant up to 3.6 V
• DCO (Dynamic Controlled Output) Circuit
dynamically changes output impedance,
resulting innoise reduction without speed
degradation
• Low inductance multiple VCC and GND
pins for minimize noise and ground
bounce.
• All data inputs have bushold.
(only 74AVCH16245)
• Power off disables 74AVC16245;
74AVCH16245 outputs, permitting Live
Insertion.
DESCRIPTION
The 74AVC(H)16245 is a 16-bit transceiver
featuring non-inverting 3-state bus compatible
outputs in both send and receive directions.
The AVCH16245 features two output enable
(nOE) inputs for easy cascading and two
send/receive (nDIR) inputsfor direction control.
nOE controls the outputs so that the buses are
effectively isolated. This device canbe used as
two 8-bit transceivers or one 16-bit transceiver.
This product is designed to have an extremely
fast propagation delay and a minimum amount
of power consumption.
To ensure the high-impedance output state
during powerup or power down,OEnshould be
tied to VCC through a pullup resistor (Live
insertion).
A Dynamic Controlled Output(DCO) circuitry is
implemented to support termination line drive
during transient. See graphs at this page for
typical curves.
The 74AVCH16245has active bushold circuitry
whichis providedto holdunused orfloatingdata
inputs at a valid logic level. This feature
eliminates the need for external pull-up or
pull-down resistors.
QUICK REFERENCE DATA
GND = 0 V; T
amb
=25°C; tr=tf≤2.0 ns; CL=30pF.
Notes
1.
CPDis used to determine the dynamic power dissipation (PDin µW).
P
D
= CPD× V
CC
2
× fi+ ∑ (CL× V
CC
2
× fo) where:
f
i
= input frequency in MHz;
f
o
= output frequency in MHz;
C
L
= output load capacitance in pF;
V
CC
= supply voltage in V;
∑ (C
L
× V
CC
2
× fo) = sum of outputs.
2. The condition is V
I
= GND to V
CC.
3. For type with bushold
SYMBOL PARAMETER CONDITIONS TYPICAL UNIT
t
PHL
/ t
PLH
propagation delay
An to Y
n
VCC= 1.8 V 1.5 ns
V
CC
= 2.5 V 1.1 ns
V
CC
= 3.3 V 1.0 ns
t
PHL
/ t
PLH
propagation delay
A
n
to Y
n
VCC= 1.8 V
(3)
1.5 ns
V
CC
= 2.5 V
(3)
1.1 ns
V
CC
= 3.3 V
(3)
1.0 ns
C
I
input capacitance 5.0 pF
C
PD
power dissipation
capacitance per
buffer
notes 1 and 2
outputs
enabled
20 pF
output
disabled
4pF
0
VOH(V) OUTPUT VOLTAGE
0
1.0 2.0 3.0
0.5 1.5
2.5
3.5
-300
-350
-200
-250
-150
-50
-100
I
OH
(V) OUTPUT CURRENT
PMOS
3.3V
2.5V
1.8V
0
VOL(V) OUTPUT VOLTAGE
1.0 2.0 3.00.5 1.5
2.5
3.5
0
-300
-200
-250
-150
-50
-100
I
OL
(V) OUTPUT CURRENT
NMOS
1.8V
3.3V
2.5V
-350