O2Micro OZ6812T, OZ6812B Datasheet

FEATURES

The OZ6812 is a PCMCIA R2/CardBus controller, providing the most advanced design flexibility for PC Cards that interface with advanced notebook designs.
ACPI-PCI Bus Power Management Interface
Specification Rev 1.1 Compliant
Supports OnNow LAN wakeup, OnNow Ring Indicate,
PCI CLKRUN#, PME#, and CardBus CCLKRUN#
Compliant with PCI specification V2.2, 1998 PC Card
Standard 7.0
Yenta™ PCI to PCMCIA CardBus Bridge register
compatible
ExCA (Exchangeable Card Architecture) compatible
registers mappable in memory and I/O space
Intel
Supports PCMCIA_ATA Specification
Supports 5V/3.3V PC Cards and 3.3V CardBus cards
Supports single PC Card or CardBus slot with hot
Supports multiple FIFOs for PCI/CardBus data transfer
Supports Direct Memory Access for PC/PCI and
Programmable interrupt protocol: PCI, PCI+ISA,
Win’98 IRQ and PC-98/99 compliant
Parallel or Serial interface for socket power control
Zoomed Video Support
Integrated PC 98/99 -Subsystem Vendor ID support,
LED Activity Pins

ORDERING INFORMATION

OZ6812T - 144pin LQFP OZ6812B - 144pin Mini-BGA
TM
82365SL PCIC Register Compatible
insertion and removal
PCI/Way on PC Card socket PCI/Way, or PC/PCI interrupt signaling modes
devices including Micrel and TI
with auto lock bit

GENERAL DESCRIPTION

The OZ6812 is an ACPI and PC98/99 logo certified, high performance, single slot PC Card controller with a synchronous 32-bit bus master/target PCI interface. This PC Card to PCI bridge host controller is compliant with the
OZ6812

ACPI CardBus Controller

1998 PC Card Standard. This standard incorporates the new 32-bit CardBus while retaining the 16-bit PC Card specification as defined by PCMCIA release 2.1. CardBus is intended to support “temporal” add-in functions on PC Cards, such as Memory cards, Network interfaces, FAX/Modems and other wireless communication cards, etc. The high performance and capability of the CardBus interface will enable the development of many new functions and applications.
The OZ6812 CardBus controller is compliant with the latest ACPI-PCI Bus Power Management Interface Specification. It supports all four power states and the PME# function for maximum power savings and ACPI compliance. The device also provides a power-down mode to allow host software to reduce power consumption further by stopping internal clock distribution as well as the PC Card socket clock. In addition, an advanced CMOS process is utilized to minimize system power consumption.
The OZ6812 single PCMCIA socket supports 3.3V/5V 8/16­bit PC Card R2 card or 32-bit CardBus R3 card. The R2 card support is compatible with the Intel 82365SL PCIC controller, and the R3 card support is fully compliant with the 1998 PC Card Standard CardBus specification. The OZ6812 is a stand alone device, which means that it does not require an additional buffer chip for the PC Card socket interface. In addition, the OZ6812 supports dynamic PC Card hot insertion and removal, with auto configuration capabilities.
The OZ6812 is fully compliant with the 33Mhz PCI Bus specification, V2.2. It supports a master device with internal CardBus direct data transfer. The OZ6812 implements a FIFO data buffer architecture between the PCI bus and CardBus socket interface to enhance data transfers to CardBus devices. The bi-directional FIFO buffer (composed of 16 double words) permits the OZ6812 to accept data from a target bus (PCI or CardBus interface) while simultaneously transferring data. This architecture not only speeds up data transfers but also prevents system deadlocks.
04/25/00 OZ6812-SF-1.5 Page 1
Copyright 2000 by O
Micro All Rights Reserved Patent Pending
2

Functional Block Diagram

PCI Configuration/
Function Control Registers
Power Switch
Control
PCI
Function Control
Configuration/
Registers
Power Contro
Switch
l
PCI Interface
PCI
Arbite
Arbiter
CardBu
CardBus FIFO Data Buffering
PCI
r
Data
s
Buffering
FIFO
ACPI/ OnNow
Power Management
Interrupt
Interrup
Subsystem
Subsyste
t
m
OZ6812
Powe
Power
Switc
r
Switch
Interfac
h
Interface
e
8/16-Bit
16-
PC
PCCard
Bit
Machin
Card
Machine
e
Single PC Card Interface
PC Card Interface
CardBus
PCCard
PC
Machine
Machin
Card
and
an
e
Arbite
Arbiter
d
r
OZ6812-SF-1.5 Page 2

PIN DIAGRAM - 144 Pin LQFP

D10 / CAD31
D9 / CAD3 0
D8 / CAD2 8
D0 / CAD2 7
D1 / CAD2 9
D2 / RFU
CORE_VCC
BVD1/STSCHG#/RI# / CSTSCHG
BVD2/SPKR#/LED / CAUDIO
WP/IOIS16 / CCLKRUN#
RDY/IREQ# / CINT#
W A
CD2 / CCD2#
I
T #
/
C S E R R #
VS1 / CVS1
OZ6812
INPACK# / CREQ#
CORE_VCC
RESET / CRST#
A
A
A6 / CAD20
A4 / CAD22
A5 / CAD21
VS2 / CVS2
2
7
5
/
/
C
C
A
A
D
D
1
1
8
9
A23 / CF RAME#
A22 / CTRDY#
A12 / CCBE2#
A15 / CIRDY#
A24 / CAD17
GND
REG# / CCBE3#
SOCKET_VCC
A
A1 / CAD25
A2 / CAD24
0 /
C A
GND
D 2
6
A3 / CAD23
REQ# GNT#
AD31 AD30 AD29
GND
AD28
AD27 AD26 AD25 AD24
C/BE3#
IDSEL
CORE_VCC
AD23 AD22 AD21
PCI_VCC
AD20 RST#
PCI_CLK
GND AD19 AD18 AD17 AD16
C/BE2#
FRAME#
IRDY#
PCI_VCC
TRDY#
DEVSEL#
STOP# PERR#
SERR#
PAR
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
4
4
4
4
4
3
3
3
3
3
3
3
3
3
3
2
2
2
2
2
2
2
2
2
2
1
1 2
4
3
2
1
0
9
8
7
6
5
4
3
2
1
0
9
8
7
6
5
4
3
3 4 5 6 7 8 9 10
11 12 13 14 15 16
17 18 19 20 21 22 23 24 25 26 27 28
29 30 31 32 33 34 35 36
37383940414243444546474849505152535455565758596061626364656667686970717
O2Micro, Inc.
OZ6812
2
1
1
0
9
8
1
1
1
1
1
7
6
5
4
1
1
1
1
1
1
1
1
1
108
0
107
0
3
2
1
9
106 105 104 103 102 101 100
99 98 97 96 95 94 93 92 91 90 89 88 87 86 85 84 83 82 81 80 79 78 77 76 75 74 73
2
A16 / CCLK A21 / CDEVSEL#
WE# / CGNT#
A20 / CSTOP# A14 / CPERR# A19 / CBLOCK#
CORE_VCC
A13 / CPAR A18 / RFU A8 / CCBE1# A17 / CAD16 A9 / CAD14
IOW# / CAD15
A11 / CAD12 GND IORD# / CAD13
OE# / CAD11
CE2# / CAD10 SOCKET_VCC
A10 / CAD9
CE1# / CCBE0#
D15 / CAD8
CORE_VCC D7 / CAD7
D14 / RFU D6 / CAD5 D13 / CAD6 D5 / CAD3
D12 / CAD4 D4 / CAD1
GND D11 / CAD2 D3 / CAD0
CD1/ CCD1#
VCCD1# / SCLK
VCCD0# / SDATA
PCI_VCC
AD15
C/BE1#
GND
AD14
AD13
AD12
AD9
AD10
AD11
PCI_VCC
AD7
AD6
AD5
AD8
C/BE0#
AD4
AD3
GND
AD2
RI_OUT / PME#
AD0
AD1
MF1
MF0
SPKR_OUT#
CORE_VCC
MF2
A
MF3
U X _
V C C
SUSPEND#
VPPD0 / SLATCH
MF5
MF4
VPPD1
MF6
OZ6812-SF-1.5 Page 3

Pin List

Bold Text = Normal Default Pin Name

PCI Bus Interface Pins

Pin Name Description
AD[31:0]
C/BE[3:0]#
FRAME#
IRDY#
TRDY#
STOP#
IDSEL
DEVSEL#
PERR#
SERR#
PCI Bus Address Input / Data: These pins connect to PCI bus signals AD[31:0]. A Bus transaction consis ts of an addres s phas e followed by one or more data phases.
PCI Bus Command / Byte Enable: The command signaling and byte enables are multiplexed on the same pins. During the address phase of a transaction, C/BE [3:0] # are interpreted as the bus commands. During the data phase, C/BE[3:0]# are interpreted as byte enables. The byte enables are to be valid for the entirety of each data phase, and they indicat e which bytes in the 32-bit data path are to carry m eaningful data for the current data phase.
Cycle Frame: This input indicates to the OZ6812 that a bus transaction is beginning. While FRAME# is asserted, data transfers continue. When FRAME# is de-asserted, the trans action is in its final phase.
Initiator Ready: This i nput indicates the initiat ing
agents ability to com plete the current data phas e of the transaction. I RDY# is used in conjunction with TRDY#.
Target Ready: This output indicates target Agent's the OZ6812s ability to complete the current data phase of the t ransaction. TRDY# is used in conjunction with IRDY#.
Stop: This output indicates the current target is requesting the master to stop the current transaction.
Initialization Device Sele c t : This input is used as a chip select during c onfiguration read and write transactions. This is a point-to-point signal. IDSEL can be used as a chip select during configuration read and write transacti ons.
Device Select: This output i s driven active LOW when the PCI address is recognized as supported, thereby acting as the target for the current PCI cycle. The Target must respond before timeout occurs or t he cycle will terminate.
Parity Error: The output is driven active LOW when a data parity error is detected during a write phase.
System Error: This output is driven active LOW to indicate an address parit y error.
OZ6812
Pin Number
LQFP BGA
3-5, 7-11, 15­17, 19, 23-26, 38-41, 43, 45­47, 49, 51-57
12, 27, 37, 48 E2, J2, N1, M5 TTL I/O PCI_Vcc PCI
28 K1 TTL I/O PCI_Vcc PCI
29 J3 TTL I/O PCI_Vcc PCI
31 L1 TTL I/O PCI_Vcc PCI
33 K3 TTL I/O PCI_Vcc PCI
13 E1 TTL I PCI_Vcc PCI
32 J4 TTL I/O PCI_Vcc PCI
34 M1 - TO PCI_Vcc PCI
35 L2 - TO PCI_Vcc PCI
D4, B1, C2-1, D2, E4, D1, E3, F3, F1, F2, G1, H2-3, J1, H4, M2, K4, N2, M3, N3, K5, N4, L5, N5, L6, N6, M6, L7, N7, M7, K7
Input Type
TTL I/O PCI_Vcc PCI
Power
Rail
Drive
Spec
Spec
Spec
Spec
Spec
Spec
Spec
Spec
Spec
Spec
OZ6812-SF-1.5 Page 4
Loading...
+ 9 hidden pages