NOVATEK NT3967 Datasheet

NT3967
TFT LCD Source Driver
Features
n Output: 402 output channels n 6-bit resolution /64 gray scales
n Dot inversion with polarity control n V1 ~ V10 for adjusting Gamma correction n Power for analog circuit : 6.5 ~ 10 V n Output dynamic range : 0.1 ~ AVDD-0.1V n Power consumption of analog circuit : 3 mA
General Description
The NT3967 is a data driver IC for a color TFT LCD panel, SVGA(800*600) and UXGA(1600*1200) applications. For better performance, dot inversion and a wide range voltage output are designed in this chip and for reducing EMI, data inversion control is used. This chip supplies 10 sections of voltage-reference for Gamma correction.
Block diagram
OUT1
OUT2
OUT3
n Power for interface circuit : 2.5~3.6V n Operating frequency : 65MHz
n Output deviation: 10 ~ 20mV n Data inversion for reducing EMI n Cascade function with bi-direction shift control n CMOS silicon gate ( p-type substrate ) n TCP package
OUT402
OUT401
Out Driver Buffer ( 402 channels )
V1 ~ V10
REV1
D00 ~ D05 D10 ~ D15 D20 ~ D25 D30 ~ D35 D40 ~ D45 D50 ~ D55
REV2
DIO1 DIO2
6 6
Decoder
6 6 6
Decoder
6
Vcc GND AVDD AVSS
10
6
6
18
18
Digit to Analog Converter
6
6
6
Level Shift
6666
Line Latch ( 402 X 6 bits X 2 )
1 67
67-bit Shift Register
CLK
SHL
6
POL
LD
Version 1.0 1 DEC 7 ,2001
NT3967
TFT LCD Source Driver
NT3967 Pad configuration (Face up): This figure does not specify the TCP package.
DIO2 D55
D54 D53 D52 D51 D50 D45 D44 D43 D42 D41 D40 D35 D34 D33 D32 D31 D30
Vcc SHL
V10
V9 V8 V7
V6
AVDD
AVSS
V5 V4 V3
V2 V1
GND
CLK
LD
POL REV1 REV2
D25 D24 D23 D22 D21 D20 D15 D14 D13 D12 D11 D10 D05 D04 D03 D02 D01 D00
DIO1
OUT402 OUT401 OUT400 OUT399 OUT398
NT3967
OUT206
Dummy
18 pads
Dummy
OUT205
OUT5 OUT4 OUT3 OUT2 OUT1
Version 1.0 2 DEC 7,2001
NT3967
“2A”, and so on.
e voltage of these pins must be AVSS< V10< V9<
is latched at the rising edge of the
atched serially onto internal latches at the rising edge of the CLK. After all
with data, 67 clocks, a pulse is shifted out through the DIO2 pin at the rising
ze expansion. In normal
the
start pulse inputs on DIO2, and a pulse outputs through
*Remark: The LD may switch the new data to outputs at anytime even if the line data are not
“POL” value is latched at the rising edge of “LD” to control the polarity of the even or odd outputs.
ive polarity with a voltage range from V1~V5, and
odd outputs are of negative polarity with a voltage range from V6 to V10. On the other hand, if LD
TFT LCD Source Driver
Pin Description
Designation I/O
D05 ~ D00 D15 ~ D10 D25 ~ D20 D35 ~ D30 D45 ~ D40 D55 ~ D50
REV1 I Controls whether the data of D00~D25 are inverted or not. REV2 I Controls whether the data of D30~D55 are inverted or not, same as REV1.
CLK I Clock input; latching data onto the line latches at the rising edge.
V1 ~ V10 I Gamma correction reference voltage. Th
OUT1 ~
OUT402
SHL I
DIO1
DIO2
LD I Latches the polarity of outputs and switches the new data to outputs.
I Data input. For six 6-bit data,2 pixels, of color data (R, G, B)
DX5 : MSB; DX0 : LSB
When “REV1”=1 these data will be inverted. EX. “00” à “ 3F”, “07”à “ 38”, “15”à
V8<V7<V6; V5<V4 <V3<V2<V1< AVDD
O Output drive signals;
I/O Start pulse signal input/output
Selects left or right shift; SHL=“1” : DIO1→OUT1,2,3,4,5,6→OUT7,8,9,10,11,12--→OUT397,398,399,400,401,402= DIO2
SHL=“0” : DIO1=OUT1,2,3,4,5,6←OUT7,8,9,10,11,12-- OUT397,398,399,400,401,402←DIO2
When SHL is applied high (SHL="1"), a start high-pulse on DIO1 CLK. Then the data are l line latches are filled edge of the CLK. This function can cascade two or more devices for dot -si applications, the DIO2 signal of the first device is connected to the DIO1 of the second stage, DIO2 of the second one is connected to the DIO1 of the third, and so on, like a daisy chain. In contrast, when SHL is applied low, a DIO1.
*Remark: The input pulse-width of DIO1/2 may exceed 1 clock-cycle.
1. At the rising edge, latches the “POL” signal to control the polarity of the outputs.
2. The pin also controls the switch of the line registers that switches the new incoming data to outputs.
SHL DIO1 DIO2 SHIFT
1 Input Output Right 0 Output Input Left
Description
completely full.
POL I Polarity selector for the dot -inversion control. Available at the rising edge of LD
“POL=1” indicate s that even outputs are of posit receives low level “POL”, even outputs are of negative polarity and odd outputs are of positive
polarity. POL=1: Even outputs range from V1 ~ V5
Odd outputs range from V6 ~ V10 POL=0: Even outputs range from V6 ~ V10
Odd outputs range from V1 ~ V5 AVDD I Power supply for analog circuit AVSS I Ground pin for analog circuit
Vcc I Power supply for digital circuit
GND I Ground pin for digital circuit
Dummy - Dummy pads
Version 1.0 3 DEC 7,2001
NT3967
Input Data
TFT LCD Source Driver
Power on/off sequence:
This IC is a high-voltage LCD driver, so it may be damaged by a large current flow when an incorrect power sequence is used. The recommend ed power on/off sequence is to f irst connect the logical power, Vcc & GND and then the drive power, AVDD&AVSS with V1~V10 . When shutting off the power, first shut off the drive power and then the logic system, or turn off all power simultaneously.
Relationship between the order of input data and output channels (1) SHL=”1”, Start pulse from DIO1, shift right
Output OUT1 OUT2 OUT3 OUT4 OUT5 OUT6 - - - OUT402
Order First data --à Last data
Data D05~D00 D15~D10 D25~D20 D35~D30 D45~D40 D55~D50 - - - D55~D50
(2) SHL=”0”, Start pulse from DIO2, shift left
Output OUT397 OUT398 OUT399 OUT400 OUT401 OUT402 - - - OUT6
Order First data --à Last data
Relationship between input data and output voltage The figure below shows the relationship between the input data and the output voltage with the polarity. The range of
V1~V5 is for positive polarity, and V6 ~ V10 for negative polarity. Please refer to the following page to get the relative resistor value and voltage calculation method.
Gamma correction diagram
AVDD
Data D05~D00 D15~D10 D25~D20 D35~D30 D45~D40 D55~D50 - - - D55~D50
Vout
V1
V2 V3 V4
V5
Vcom
V6
V7 V8 V9
V10
AVSS
08H
10H00H 18H 20H 28H 30H 38H 3FH
Positive polarity
Negative polarity
Remark: AV DD-0.1 > V1 > V2 > V3 > V4 > V5; V6 > V7 > V8 > V9 > V10 >AVSS+0.1V
Version 1.0 4 DEC 7,2001
Loading...
+ 7 hidden pages